mpic.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888
  1. /*
  2. * arch/ppc64/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file COPYING in the main directory of this archive
  12. * for more details.
  13. */
  14. #undef DEBUG
  15. #include <linux/config.h>
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/irq.h>
  20. #include <linux/smp.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/pci.h>
  25. #include <asm/ptrace.h>
  26. #include <asm/signal.h>
  27. #include <asm/io.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/irq.h>
  30. #include <asm/machdep.h>
  31. #include "mpic.h"
  32. #ifdef DEBUG
  33. #define DBG(fmt...) printk(fmt)
  34. #else
  35. #define DBG(fmt...)
  36. #endif
  37. static struct mpic *mpics;
  38. static struct mpic *mpic_primary;
  39. static DEFINE_SPINLOCK(mpic_lock);
  40. /*
  41. * Register accessor functions
  42. */
  43. static inline u32 _mpic_read(unsigned int be, volatile u32 __iomem *base,
  44. unsigned int reg)
  45. {
  46. if (be)
  47. return in_be32(base + (reg >> 2));
  48. else
  49. return in_le32(base + (reg >> 2));
  50. }
  51. static inline void _mpic_write(unsigned int be, volatile u32 __iomem *base,
  52. unsigned int reg, u32 value)
  53. {
  54. if (be)
  55. out_be32(base + (reg >> 2), value);
  56. else
  57. out_le32(base + (reg >> 2), value);
  58. }
  59. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  60. {
  61. unsigned int be = (mpic->flags & MPIC_BIG_ENDIAN) != 0;
  62. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  63. if (mpic->flags & MPIC_BROKEN_IPI)
  64. be = !be;
  65. return _mpic_read(be, mpic->gregs, offset);
  66. }
  67. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  68. {
  69. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  70. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->gregs, offset, value);
  71. }
  72. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  73. {
  74. unsigned int cpu = 0;
  75. if (mpic->flags & MPIC_PRIMARY)
  76. cpu = hard_smp_processor_id();
  77. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN, mpic->cpuregs[cpu], reg);
  78. }
  79. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  80. {
  81. unsigned int cpu = 0;
  82. if (mpic->flags & MPIC_PRIMARY)
  83. cpu = hard_smp_processor_id();
  84. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->cpuregs[cpu], reg, value);
  85. }
  86. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  87. {
  88. unsigned int isu = src_no >> mpic->isu_shift;
  89. unsigned int idx = src_no & mpic->isu_mask;
  90. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  91. reg + (idx * MPIC_IRQ_STRIDE));
  92. }
  93. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  94. unsigned int reg, u32 value)
  95. {
  96. unsigned int isu = src_no >> mpic->isu_shift;
  97. unsigned int idx = src_no & mpic->isu_mask;
  98. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  99. reg + (idx * MPIC_IRQ_STRIDE), value);
  100. }
  101. #define mpic_read(b,r) _mpic_read(mpic->flags & MPIC_BIG_ENDIAN,(b),(r))
  102. #define mpic_write(b,r,v) _mpic_write(mpic->flags & MPIC_BIG_ENDIAN,(b),(r),(v))
  103. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  104. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  105. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  106. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  107. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  108. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  109. /*
  110. * Low level utility functions
  111. */
  112. /* Check if we have one of those nice broken MPICs with a flipped endian on
  113. * reads from IPI registers
  114. */
  115. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  116. {
  117. u32 r;
  118. mpic_write(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0, MPIC_VECPRI_MASK);
  119. r = mpic_read(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0);
  120. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  121. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  122. mpic->flags |= MPIC_BROKEN_IPI;
  123. }
  124. }
  125. #ifdef CONFIG_MPIC_BROKEN_U3
  126. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  127. * to force the edge setting on the MPIC and do the ack workaround.
  128. */
  129. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source_no)
  130. {
  131. if (source_no >= 128 || !mpic->fixups)
  132. return 0;
  133. return mpic->fixups[source_no].base != NULL;
  134. }
  135. static inline void mpic_apic_end_irq(struct mpic *mpic, unsigned int source_no)
  136. {
  137. struct mpic_irq_fixup *fixup = &mpic->fixups[source_no];
  138. u32 tmp;
  139. spin_lock(&mpic->fixup_lock);
  140. writeb(0x11 + 2 * fixup->irq, fixup->base);
  141. tmp = readl(fixup->base + 2);
  142. writel(tmp | 0x80000000ul, fixup->base + 2);
  143. /* config writes shouldn't be posted but let's be safe ... */
  144. (void)readl(fixup->base + 2);
  145. spin_unlock(&mpic->fixup_lock);
  146. }
  147. static void __init mpic_amd8111_read_irq(struct mpic *mpic, u8 __iomem *devbase)
  148. {
  149. int i, irq;
  150. u32 tmp;
  151. printk(KERN_INFO "mpic: - Workarounds on AMD 8111 @ %p\n", devbase);
  152. for (i=0; i < 24; i++) {
  153. writeb(0x10 + 2*i, devbase + 0xf2);
  154. tmp = readl(devbase + 0xf4);
  155. if ((tmp & 0x1) || !(tmp & 0x20))
  156. continue;
  157. irq = (tmp >> 16) & 0xff;
  158. mpic->fixups[irq].irq = i;
  159. mpic->fixups[irq].base = devbase + 0xf2;
  160. }
  161. }
  162. static void __init mpic_amd8131_read_irq(struct mpic *mpic, u8 __iomem *devbase)
  163. {
  164. int i, irq;
  165. u32 tmp;
  166. printk(KERN_INFO "mpic: - Workarounds on AMD 8131 @ %p\n", devbase);
  167. for (i=0; i < 4; i++) {
  168. writeb(0x10 + 2*i, devbase + 0xba);
  169. tmp = readl(devbase + 0xbc);
  170. if ((tmp & 0x1) || !(tmp & 0x20))
  171. continue;
  172. irq = (tmp >> 16) & 0xff;
  173. mpic->fixups[irq].irq = i;
  174. mpic->fixups[irq].base = devbase + 0xba;
  175. }
  176. }
  177. static void __init mpic_scan_ioapics(struct mpic *mpic)
  178. {
  179. unsigned int devfn;
  180. u8 __iomem *cfgspace;
  181. printk(KERN_INFO "mpic: Setting up IO-APICs workarounds for U3\n");
  182. /* Allocate fixups array */
  183. mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
  184. BUG_ON(mpic->fixups == NULL);
  185. memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
  186. /* Init spinlock */
  187. spin_lock_init(&mpic->fixup_lock);
  188. /* Map u3 config space. We assume all IO-APICs are on the primary bus
  189. * and slot will never be above "0xf" so we only need to map 32k
  190. */
  191. cfgspace = (unsigned char __iomem *)ioremap(0xf2000000, 0x8000);
  192. BUG_ON(cfgspace == NULL);
  193. /* Now we scan all slots. We do a very quick scan, we read the header type,
  194. * vendor ID and device ID only, that's plenty enough
  195. */
  196. for (devfn = 0; devfn < PCI_DEVFN(0x10,0); devfn ++) {
  197. u8 __iomem *devbase = cfgspace + (devfn << 8);
  198. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  199. u32 l = readl(devbase + PCI_VENDOR_ID);
  200. u16 vendor_id, device_id;
  201. int multifunc = 0;
  202. DBG("devfn %x, l: %x\n", devfn, l);
  203. /* If no device, skip */
  204. if (l == 0xffffffff || l == 0x00000000 ||
  205. l == 0x0000ffff || l == 0xffff0000)
  206. goto next;
  207. /* Check if it's a multifunction device (only really used
  208. * to function 0 though
  209. */
  210. multifunc = !!(hdr_type & 0x80);
  211. vendor_id = l & 0xffff;
  212. device_id = (l >> 16) & 0xffff;
  213. /* If a known device, go to fixup setup code */
  214. if (vendor_id == PCI_VENDOR_ID_AMD && device_id == 0x7460)
  215. mpic_amd8111_read_irq(mpic, devbase);
  216. if (vendor_id == PCI_VENDOR_ID_AMD && device_id == 0x7450)
  217. mpic_amd8131_read_irq(mpic, devbase);
  218. next:
  219. /* next device, if function 0 */
  220. if ((PCI_FUNC(devfn) == 0) && !multifunc)
  221. devfn += 7;
  222. }
  223. }
  224. #endif /* CONFIG_MPIC_BROKEN_U3 */
  225. /* Find an mpic associated with a given linux interrupt */
  226. static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
  227. {
  228. struct mpic *mpic = mpics;
  229. while(mpic) {
  230. /* search IPIs first since they may override the main interrupts */
  231. if (irq >= mpic->ipi_offset && irq < (mpic->ipi_offset + 4)) {
  232. if (is_ipi)
  233. *is_ipi = 1;
  234. return mpic;
  235. }
  236. if (irq >= mpic->irq_offset &&
  237. irq < (mpic->irq_offset + mpic->irq_count)) {
  238. if (is_ipi)
  239. *is_ipi = 0;
  240. return mpic;
  241. }
  242. mpic = mpic -> next;
  243. }
  244. return NULL;
  245. }
  246. /* Convert a cpu mask from logical to physical cpu numbers. */
  247. static inline u32 mpic_physmask(u32 cpumask)
  248. {
  249. int i;
  250. u32 mask = 0;
  251. for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
  252. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  253. return mask;
  254. }
  255. #ifdef CONFIG_SMP
  256. /* Get the mpic structure from the IPI number */
  257. static inline struct mpic * mpic_from_ipi(unsigned int ipi)
  258. {
  259. return container_of(irq_desc[ipi].handler, struct mpic, hc_ipi);
  260. }
  261. #endif
  262. /* Get the mpic structure from the irq number */
  263. static inline struct mpic * mpic_from_irq(unsigned int irq)
  264. {
  265. return container_of(irq_desc[irq].handler, struct mpic, hc_irq);
  266. }
  267. /* Send an EOI */
  268. static inline void mpic_eoi(struct mpic *mpic)
  269. {
  270. mpic_cpu_write(MPIC_CPU_EOI, 0);
  271. (void)mpic_cpu_read(MPIC_CPU_WHOAMI);
  272. }
  273. #ifdef CONFIG_SMP
  274. static irqreturn_t mpic_ipi_action(int irq, void *dev_id, struct pt_regs *regs)
  275. {
  276. struct mpic *mpic = dev_id;
  277. smp_message_recv(irq - mpic->ipi_offset, regs);
  278. return IRQ_HANDLED;
  279. }
  280. #endif /* CONFIG_SMP */
  281. /*
  282. * Linux descriptor level callbacks
  283. */
  284. static void mpic_enable_irq(unsigned int irq)
  285. {
  286. unsigned int loops = 100000;
  287. struct mpic *mpic = mpic_from_irq(irq);
  288. unsigned int src = irq - mpic->irq_offset;
  289. DBG("%s: enable_irq: %d (src %d)\n", mpic->name, irq, src);
  290. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  291. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & ~MPIC_VECPRI_MASK);
  292. /* make sure mask gets to controller before we return to user */
  293. do {
  294. if (!loops--) {
  295. printk(KERN_ERR "mpic_enable_irq timeout\n");
  296. break;
  297. }
  298. } while(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK);
  299. }
  300. static void mpic_disable_irq(unsigned int irq)
  301. {
  302. unsigned int loops = 100000;
  303. struct mpic *mpic = mpic_from_irq(irq);
  304. unsigned int src = irq - mpic->irq_offset;
  305. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
  306. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  307. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) | MPIC_VECPRI_MASK);
  308. /* make sure mask gets to controller before we return to user */
  309. do {
  310. if (!loops--) {
  311. printk(KERN_ERR "mpic_enable_irq timeout\n");
  312. break;
  313. }
  314. } while(!(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK));
  315. }
  316. static void mpic_end_irq(unsigned int irq)
  317. {
  318. struct mpic *mpic = mpic_from_irq(irq);
  319. DBG("%s: end_irq: %d\n", mpic->name, irq);
  320. /* We always EOI on end_irq() even for edge interrupts since that
  321. * should only lower the priority, the MPIC should have properly
  322. * latched another edge interrupt coming in anyway
  323. */
  324. #ifdef CONFIG_MPIC_BROKEN_U3
  325. if (mpic->flags & MPIC_BROKEN_U3) {
  326. unsigned int src = irq - mpic->irq_offset;
  327. if (mpic_is_ht_interrupt(mpic, src))
  328. mpic_apic_end_irq(mpic, src);
  329. }
  330. #endif /* CONFIG_MPIC_BROKEN_U3 */
  331. mpic_eoi(mpic);
  332. }
  333. #ifdef CONFIG_SMP
  334. static void mpic_enable_ipi(unsigned int irq)
  335. {
  336. struct mpic *mpic = mpic_from_ipi(irq);
  337. unsigned int src = irq - mpic->ipi_offset;
  338. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
  339. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  340. }
  341. static void mpic_disable_ipi(unsigned int irq)
  342. {
  343. /* NEVER disable an IPI... that's just plain wrong! */
  344. }
  345. static void mpic_end_ipi(unsigned int irq)
  346. {
  347. struct mpic *mpic = mpic_from_ipi(irq);
  348. /*
  349. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  350. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  351. * applying to them. We EOI them late to avoid re-entering.
  352. * We mark IPI's with SA_INTERRUPT as they must run with
  353. * irqs disabled.
  354. */
  355. mpic_eoi(mpic);
  356. }
  357. #endif /* CONFIG_SMP */
  358. static void mpic_set_affinity(unsigned int irq, cpumask_t cpumask)
  359. {
  360. struct mpic *mpic = mpic_from_irq(irq);
  361. cpumask_t tmp;
  362. cpus_and(tmp, cpumask, cpu_online_map);
  363. mpic_irq_write(irq - mpic->irq_offset, MPIC_IRQ_DESTINATION,
  364. mpic_physmask(cpus_addr(tmp)[0]));
  365. }
  366. /*
  367. * Exported functions
  368. */
  369. struct mpic * __init mpic_alloc(unsigned long phys_addr,
  370. unsigned int flags,
  371. unsigned int isu_size,
  372. unsigned int irq_offset,
  373. unsigned int irq_count,
  374. unsigned int ipi_offset,
  375. unsigned char *senses,
  376. unsigned int senses_count,
  377. const char *name)
  378. {
  379. struct mpic *mpic;
  380. u32 reg;
  381. const char *vers;
  382. int i;
  383. mpic = alloc_bootmem(sizeof(struct mpic));
  384. if (mpic == NULL)
  385. return NULL;
  386. memset(mpic, 0, sizeof(struct mpic));
  387. mpic->name = name;
  388. mpic->hc_irq.typename = name;
  389. mpic->hc_irq.enable = mpic_enable_irq;
  390. mpic->hc_irq.disable = mpic_disable_irq;
  391. mpic->hc_irq.end = mpic_end_irq;
  392. if (flags & MPIC_PRIMARY)
  393. mpic->hc_irq.set_affinity = mpic_set_affinity;
  394. #ifdef CONFIG_SMP
  395. mpic->hc_ipi.typename = name;
  396. mpic->hc_ipi.enable = mpic_enable_ipi;
  397. mpic->hc_ipi.disable = mpic_disable_ipi;
  398. mpic->hc_ipi.end = mpic_end_ipi;
  399. #endif /* CONFIG_SMP */
  400. mpic->flags = flags;
  401. mpic->isu_size = isu_size;
  402. mpic->irq_offset = irq_offset;
  403. mpic->irq_count = irq_count;
  404. mpic->ipi_offset = ipi_offset;
  405. mpic->num_sources = 0; /* so far */
  406. mpic->senses = senses;
  407. mpic->senses_count = senses_count;
  408. /* Map the global registers */
  409. mpic->gregs = ioremap(phys_addr + MPIC_GREG_BASE, 0x1000);
  410. mpic->tmregs = mpic->gregs + (MPIC_TIMER_BASE >> 2);
  411. BUG_ON(mpic->gregs == NULL);
  412. /* Reset */
  413. if (flags & MPIC_WANTS_RESET) {
  414. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  415. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  416. | MPIC_GREG_GCONF_RESET);
  417. while( mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  418. & MPIC_GREG_GCONF_RESET)
  419. mb();
  420. }
  421. /* Read feature register, calculate num CPUs and, for non-ISU
  422. * MPICs, num sources as well. On ISU MPICs, sources are counted
  423. * as ISUs are added
  424. */
  425. reg = mpic_read(mpic->gregs, MPIC_GREG_FEATURE_0);
  426. mpic->num_cpus = ((reg & MPIC_GREG_FEATURE_LAST_CPU_MASK)
  427. >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
  428. if (isu_size == 0)
  429. mpic->num_sources = ((reg & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  430. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
  431. /* Map the per-CPU registers */
  432. for (i = 0; i < mpic->num_cpus; i++) {
  433. mpic->cpuregs[i] = ioremap(phys_addr + MPIC_CPU_BASE +
  434. i * MPIC_CPU_STRIDE, 0x1000);
  435. BUG_ON(mpic->cpuregs[i] == NULL);
  436. }
  437. /* Initialize main ISU if none provided */
  438. if (mpic->isu_size == 0) {
  439. mpic->isu_size = mpic->num_sources;
  440. mpic->isus[0] = ioremap(phys_addr + MPIC_IRQ_BASE,
  441. MPIC_IRQ_STRIDE * mpic->isu_size);
  442. BUG_ON(mpic->isus[0] == NULL);
  443. }
  444. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  445. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  446. /* Display version */
  447. switch (reg & MPIC_GREG_FEATURE_VERSION_MASK) {
  448. case 1:
  449. vers = "1.0";
  450. break;
  451. case 2:
  452. vers = "1.2";
  453. break;
  454. case 3:
  455. vers = "1.3";
  456. break;
  457. default:
  458. vers = "<unknown>";
  459. break;
  460. }
  461. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %lx, max %d CPUs\n",
  462. name, vers, phys_addr, mpic->num_cpus);
  463. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n", mpic->isu_size,
  464. mpic->isu_shift, mpic->isu_mask);
  465. mpic->next = mpics;
  466. mpics = mpic;
  467. if (flags & MPIC_PRIMARY)
  468. mpic_primary = mpic;
  469. return mpic;
  470. }
  471. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  472. unsigned long phys_addr)
  473. {
  474. unsigned int isu_first = isu_num * mpic->isu_size;
  475. BUG_ON(isu_num >= MPIC_MAX_ISU);
  476. mpic->isus[isu_num] = ioremap(phys_addr, MPIC_IRQ_STRIDE * mpic->isu_size);
  477. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  478. mpic->num_sources = isu_first + mpic->isu_size;
  479. }
  480. void __init mpic_setup_cascade(unsigned int irq, mpic_cascade_t handler,
  481. void *data)
  482. {
  483. struct mpic *mpic = mpic_find(irq, NULL);
  484. unsigned long flags;
  485. /* Synchronization here is a bit dodgy, so don't try to replace cascade
  486. * interrupts on the fly too often ... but normally it's set up at boot.
  487. */
  488. spin_lock_irqsave(&mpic_lock, flags);
  489. if (mpic->cascade)
  490. mpic_disable_irq(mpic->cascade_vec + mpic->irq_offset);
  491. mpic->cascade = NULL;
  492. wmb();
  493. mpic->cascade_vec = irq - mpic->irq_offset;
  494. mpic->cascade_data = data;
  495. wmb();
  496. mpic->cascade = handler;
  497. mpic_enable_irq(irq);
  498. spin_unlock_irqrestore(&mpic_lock, flags);
  499. }
  500. void __init mpic_init(struct mpic *mpic)
  501. {
  502. int i;
  503. BUG_ON(mpic->num_sources == 0);
  504. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  505. /* Set current processor priority to max */
  506. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  507. /* Initialize timers: just disable them all */
  508. for (i = 0; i < 4; i++) {
  509. mpic_write(mpic->tmregs,
  510. i * MPIC_TIMER_STRIDE + MPIC_TIMER_DESTINATION, 0);
  511. mpic_write(mpic->tmregs,
  512. i * MPIC_TIMER_STRIDE + MPIC_TIMER_VECTOR_PRI,
  513. MPIC_VECPRI_MASK |
  514. (MPIC_VEC_TIMER_0 + i));
  515. }
  516. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  517. mpic_test_broken_ipi(mpic);
  518. for (i = 0; i < 4; i++) {
  519. mpic_ipi_write(i,
  520. MPIC_VECPRI_MASK |
  521. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  522. (MPIC_VEC_IPI_0 + i));
  523. #ifdef CONFIG_SMP
  524. if (!(mpic->flags & MPIC_PRIMARY))
  525. continue;
  526. irq_desc[mpic->ipi_offset+i].status |= IRQ_PER_CPU;
  527. irq_desc[mpic->ipi_offset+i].handler = &mpic->hc_ipi;
  528. #endif /* CONFIG_SMP */
  529. }
  530. /* Initialize interrupt sources */
  531. if (mpic->irq_count == 0)
  532. mpic->irq_count = mpic->num_sources;
  533. #ifdef CONFIG_MPIC_BROKEN_U3
  534. /* Do the ioapic fixups on U3 broken mpic */
  535. DBG("MPIC flags: %x\n", mpic->flags);
  536. if ((mpic->flags & MPIC_BROKEN_U3) && (mpic->flags & MPIC_PRIMARY))
  537. mpic_scan_ioapics(mpic);
  538. #endif /* CONFIG_MPIC_BROKEN_U3 */
  539. for (i = 0; i < mpic->num_sources; i++) {
  540. /* start with vector = source number, and masked */
  541. u32 vecpri = MPIC_VECPRI_MASK | i | (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  542. int level = 0;
  543. /* if it's an IPI, we skip it */
  544. if ((mpic->irq_offset + i) >= (mpic->ipi_offset + i) &&
  545. (mpic->irq_offset + i) < (mpic->ipi_offset + i + 4))
  546. continue;
  547. /* do senses munging */
  548. if (mpic->senses && i < mpic->senses_count) {
  549. if (mpic->senses[i] & IRQ_SENSE_LEVEL)
  550. vecpri |= MPIC_VECPRI_SENSE_LEVEL;
  551. if (mpic->senses[i] & IRQ_POLARITY_POSITIVE)
  552. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  553. } else
  554. vecpri |= MPIC_VECPRI_SENSE_LEVEL;
  555. /* remember if it was a level interrupts */
  556. level = (vecpri & MPIC_VECPRI_SENSE_LEVEL);
  557. /* deal with broken U3 */
  558. if (mpic->flags & MPIC_BROKEN_U3) {
  559. #ifdef CONFIG_MPIC_BROKEN_U3
  560. if (mpic_is_ht_interrupt(mpic, i)) {
  561. vecpri &= ~(MPIC_VECPRI_SENSE_MASK |
  562. MPIC_VECPRI_POLARITY_MASK);
  563. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  564. }
  565. #else
  566. printk(KERN_ERR "mpic: BROKEN_U3 set, but CONFIG doesn't match\n");
  567. #endif
  568. }
  569. DBG("setup source %d, vecpri: %08x, level: %d\n", i, vecpri,
  570. (level != 0));
  571. /* init hw */
  572. mpic_irq_write(i, MPIC_IRQ_VECTOR_PRI, vecpri);
  573. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  574. 1 << get_hard_smp_processor_id(boot_cpuid));
  575. /* init linux descriptors */
  576. if (i < mpic->irq_count) {
  577. irq_desc[mpic->irq_offset+i].status = level ? IRQ_LEVEL : 0;
  578. irq_desc[mpic->irq_offset+i].handler = &mpic->hc_irq;
  579. }
  580. }
  581. /* Init spurrious vector */
  582. mpic_write(mpic->gregs, MPIC_GREG_SPURIOUS, MPIC_VEC_SPURRIOUS);
  583. /* Disable 8259 passthrough */
  584. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  585. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  586. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  587. /* Set current processor priority to 0 */
  588. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  589. }
  590. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  591. {
  592. int is_ipi;
  593. struct mpic *mpic = mpic_find(irq, &is_ipi);
  594. unsigned long flags;
  595. u32 reg;
  596. spin_lock_irqsave(&mpic_lock, flags);
  597. if (is_ipi) {
  598. reg = mpic_ipi_read(irq - mpic->ipi_offset) & MPIC_VECPRI_PRIORITY_MASK;
  599. mpic_ipi_write(irq - mpic->ipi_offset,
  600. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  601. } else {
  602. reg = mpic_irq_read(irq - mpic->irq_offset, MPIC_IRQ_VECTOR_PRI)
  603. & MPIC_VECPRI_PRIORITY_MASK;
  604. mpic_irq_write(irq - mpic->irq_offset, MPIC_IRQ_VECTOR_PRI,
  605. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  606. }
  607. spin_unlock_irqrestore(&mpic_lock, flags);
  608. }
  609. unsigned int mpic_irq_get_priority(unsigned int irq)
  610. {
  611. int is_ipi;
  612. struct mpic *mpic = mpic_find(irq, &is_ipi);
  613. unsigned long flags;
  614. u32 reg;
  615. spin_lock_irqsave(&mpic_lock, flags);
  616. if (is_ipi)
  617. reg = mpic_ipi_read(irq - mpic->ipi_offset);
  618. else
  619. reg = mpic_irq_read(irq - mpic->irq_offset, MPIC_IRQ_VECTOR_PRI);
  620. spin_unlock_irqrestore(&mpic_lock, flags);
  621. return (reg & MPIC_VECPRI_PRIORITY_MASK) >> MPIC_VECPRI_PRIORITY_SHIFT;
  622. }
  623. void mpic_setup_this_cpu(void)
  624. {
  625. #ifdef CONFIG_SMP
  626. struct mpic *mpic = mpic_primary;
  627. unsigned long flags;
  628. u32 msk = 1 << hard_smp_processor_id();
  629. unsigned int i;
  630. BUG_ON(mpic == NULL);
  631. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  632. spin_lock_irqsave(&mpic_lock, flags);
  633. /* let the mpic know we want intrs. default affinity is 0xffffffff
  634. * until changed via /proc. That's how it's done on x86. If we want
  635. * it differently, then we should make sure we also change the default
  636. * values of irq_affinity in irq.c.
  637. */
  638. if (distribute_irqs) {
  639. for (i = 0; i < mpic->num_sources ; i++)
  640. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  641. mpic_irq_read(i, MPIC_IRQ_DESTINATION) | msk);
  642. }
  643. /* Set current processor priority to 0 */
  644. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  645. spin_unlock_irqrestore(&mpic_lock, flags);
  646. #endif /* CONFIG_SMP */
  647. }
  648. /*
  649. * XXX: someone who knows mpic should check this.
  650. * do we need to eoi the ipi including for kexec cpu here (see xics comments)?
  651. * or can we reset the mpic in the new kernel?
  652. */
  653. void mpic_teardown_this_cpu(int secondary)
  654. {
  655. struct mpic *mpic = mpic_primary;
  656. unsigned long flags;
  657. u32 msk = 1 << hard_smp_processor_id();
  658. unsigned int i;
  659. BUG_ON(mpic == NULL);
  660. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  661. spin_lock_irqsave(&mpic_lock, flags);
  662. /* let the mpic know we don't want intrs. */
  663. for (i = 0; i < mpic->num_sources ; i++)
  664. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  665. mpic_irq_read(i, MPIC_IRQ_DESTINATION) & ~msk);
  666. /* Set current processor priority to max */
  667. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  668. spin_unlock_irqrestore(&mpic_lock, flags);
  669. }
  670. void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
  671. {
  672. struct mpic *mpic = mpic_primary;
  673. BUG_ON(mpic == NULL);
  674. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
  675. mpic_cpu_write(MPIC_CPU_IPI_DISPATCH_0 + ipi_no * 0x10,
  676. mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
  677. }
  678. int mpic_get_one_irq(struct mpic *mpic, struct pt_regs *regs)
  679. {
  680. u32 irq;
  681. irq = mpic_cpu_read(MPIC_CPU_INTACK) & MPIC_VECPRI_VECTOR_MASK;
  682. DBG("%s: get_one_irq(): %d\n", mpic->name, irq);
  683. if (mpic->cascade && irq == mpic->cascade_vec) {
  684. DBG("%s: cascading ...\n", mpic->name);
  685. irq = mpic->cascade(regs, mpic->cascade_data);
  686. mpic_eoi(mpic);
  687. return irq;
  688. }
  689. if (unlikely(irq == MPIC_VEC_SPURRIOUS))
  690. return -1;
  691. if (irq < MPIC_VEC_IPI_0)
  692. return irq + mpic->irq_offset;
  693. DBG("%s: ipi %d !\n", mpic->name, irq - MPIC_VEC_IPI_0);
  694. return irq - MPIC_VEC_IPI_0 + mpic->ipi_offset;
  695. }
  696. int mpic_get_irq(struct pt_regs *regs)
  697. {
  698. struct mpic *mpic = mpic_primary;
  699. BUG_ON(mpic == NULL);
  700. return mpic_get_one_irq(mpic, regs);
  701. }
  702. #ifdef CONFIG_SMP
  703. void mpic_request_ipis(void)
  704. {
  705. struct mpic *mpic = mpic_primary;
  706. BUG_ON(mpic == NULL);
  707. printk("requesting IPIs ... \n");
  708. /* IPIs are marked SA_INTERRUPT as they must run with irqs disabled */
  709. request_irq(mpic->ipi_offset+0, mpic_ipi_action, SA_INTERRUPT,
  710. "IPI0 (call function)", mpic);
  711. request_irq(mpic->ipi_offset+1, mpic_ipi_action, SA_INTERRUPT,
  712. "IPI1 (reschedule)", mpic);
  713. request_irq(mpic->ipi_offset+2, mpic_ipi_action, SA_INTERRUPT,
  714. "IPI2 (unused)", mpic);
  715. request_irq(mpic->ipi_offset+3, mpic_ipi_action, SA_INTERRUPT,
  716. "IPI3 (debugger break)", mpic);
  717. printk("IPIs requested... \n");
  718. }
  719. #endif /* CONFIG_SMP */