mpc85xx_devices.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /*
  2. * arch/ppc/platforms/85xx/mpc85xx_devices.c
  3. *
  4. * MPC85xx Device descriptions
  5. *
  6. * Maintainer: Kumar Gala <kumar.gala@freescale.com>
  7. *
  8. * Copyright 2005 Freescale Semiconductor Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <linux/device.h>
  18. #include <linux/serial_8250.h>
  19. #include <linux/fsl_devices.h>
  20. #include <asm/mpc85xx.h>
  21. #include <asm/irq.h>
  22. #include <asm/ppc_sys.h>
  23. /* We use offsets for IORESOURCE_MEM since we do not know at compile time
  24. * what CCSRBAR is, will get fixed up by mach_mpc85xx_fixup
  25. */
  26. static struct gianfar_platform_data mpc85xx_tsec1_pdata = {
  27. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  28. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  29. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  30. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  31. };
  32. static struct gianfar_platform_data mpc85xx_tsec2_pdata = {
  33. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  34. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  35. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  36. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  37. };
  38. static struct gianfar_platform_data mpc85xx_etsec1_pdata = {
  39. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  40. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  41. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  42. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  43. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  44. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  45. };
  46. static struct gianfar_platform_data mpc85xx_etsec2_pdata = {
  47. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  48. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  49. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  50. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  51. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  52. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  53. };
  54. static struct gianfar_platform_data mpc85xx_etsec3_pdata = {
  55. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  56. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  57. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  58. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  59. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  60. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  61. };
  62. static struct gianfar_platform_data mpc85xx_etsec4_pdata = {
  63. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  64. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  65. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  66. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  67. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  68. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  69. };
  70. static struct gianfar_platform_data mpc85xx_fec_pdata = {
  71. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  72. };
  73. static struct fsl_i2c_platform_data mpc85xx_fsl_i2c_pdata = {
  74. .device_flags = FSL_I2C_DEV_SEPARATE_DFSRR,
  75. };
  76. static struct fsl_i2c_platform_data mpc85xx_fsl_i2c2_pdata = {
  77. .device_flags = FSL_I2C_DEV_SEPARATE_DFSRR,
  78. };
  79. static struct plat_serial8250_port serial_platform_data[] = {
  80. [0] = {
  81. .mapbase = 0x4500,
  82. .irq = MPC85xx_IRQ_DUART,
  83. .iotype = UPIO_MEM,
  84. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  85. },
  86. [1] = {
  87. .mapbase = 0x4600,
  88. .irq = MPC85xx_IRQ_DUART,
  89. .iotype = UPIO_MEM,
  90. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  91. },
  92. { },
  93. };
  94. struct platform_device ppc_sys_platform_devices[] = {
  95. [MPC85xx_TSEC1] = {
  96. .name = "fsl-gianfar",
  97. .id = 1,
  98. .dev.platform_data = &mpc85xx_tsec1_pdata,
  99. .num_resources = 4,
  100. .resource = (struct resource[]) {
  101. {
  102. .start = MPC85xx_ENET1_OFFSET,
  103. .end = MPC85xx_ENET1_OFFSET +
  104. MPC85xx_ENET1_SIZE - 1,
  105. .flags = IORESOURCE_MEM,
  106. },
  107. {
  108. .name = "tx",
  109. .start = MPC85xx_IRQ_TSEC1_TX,
  110. .end = MPC85xx_IRQ_TSEC1_TX,
  111. .flags = IORESOURCE_IRQ,
  112. },
  113. {
  114. .name = "rx",
  115. .start = MPC85xx_IRQ_TSEC1_RX,
  116. .end = MPC85xx_IRQ_TSEC1_RX,
  117. .flags = IORESOURCE_IRQ,
  118. },
  119. {
  120. .name = "error",
  121. .start = MPC85xx_IRQ_TSEC1_ERROR,
  122. .end = MPC85xx_IRQ_TSEC1_ERROR,
  123. .flags = IORESOURCE_IRQ,
  124. },
  125. },
  126. },
  127. [MPC85xx_TSEC2] = {
  128. .name = "fsl-gianfar",
  129. .id = 2,
  130. .dev.platform_data = &mpc85xx_tsec2_pdata,
  131. .num_resources = 4,
  132. .resource = (struct resource[]) {
  133. {
  134. .start = MPC85xx_ENET2_OFFSET,
  135. .end = MPC85xx_ENET2_OFFSET +
  136. MPC85xx_ENET2_SIZE - 1,
  137. .flags = IORESOURCE_MEM,
  138. },
  139. {
  140. .name = "tx",
  141. .start = MPC85xx_IRQ_TSEC2_TX,
  142. .end = MPC85xx_IRQ_TSEC2_TX,
  143. .flags = IORESOURCE_IRQ,
  144. },
  145. {
  146. .name = "rx",
  147. .start = MPC85xx_IRQ_TSEC2_RX,
  148. .end = MPC85xx_IRQ_TSEC2_RX,
  149. .flags = IORESOURCE_IRQ,
  150. },
  151. {
  152. .name = "error",
  153. .start = MPC85xx_IRQ_TSEC2_ERROR,
  154. .end = MPC85xx_IRQ_TSEC2_ERROR,
  155. .flags = IORESOURCE_IRQ,
  156. },
  157. },
  158. },
  159. [MPC85xx_FEC] = {
  160. .name = "fsl-gianfar",
  161. .id = 3,
  162. .dev.platform_data = &mpc85xx_fec_pdata,
  163. .num_resources = 2,
  164. .resource = (struct resource[]) {
  165. {
  166. .start = MPC85xx_ENET3_OFFSET,
  167. .end = MPC85xx_ENET3_OFFSET +
  168. MPC85xx_ENET3_SIZE - 1,
  169. .flags = IORESOURCE_MEM,
  170. },
  171. {
  172. .start = MPC85xx_IRQ_FEC,
  173. .end = MPC85xx_IRQ_FEC,
  174. .flags = IORESOURCE_IRQ,
  175. },
  176. },
  177. },
  178. [MPC85xx_IIC1] = {
  179. .name = "fsl-i2c",
  180. .id = 1,
  181. .dev.platform_data = &mpc85xx_fsl_i2c_pdata,
  182. .num_resources = 2,
  183. .resource = (struct resource[]) {
  184. {
  185. .start = MPC85xx_IIC1_OFFSET,
  186. .end = MPC85xx_IIC1_OFFSET +
  187. MPC85xx_IIC1_SIZE - 1,
  188. .flags = IORESOURCE_MEM,
  189. },
  190. {
  191. .start = MPC85xx_IRQ_IIC1,
  192. .end = MPC85xx_IRQ_IIC1,
  193. .flags = IORESOURCE_IRQ,
  194. },
  195. },
  196. },
  197. [MPC85xx_DMA0] = {
  198. .name = "fsl-dma",
  199. .id = 0,
  200. .num_resources = 2,
  201. .resource = (struct resource[]) {
  202. {
  203. .start = MPC85xx_DMA0_OFFSET,
  204. .end = MPC85xx_DMA0_OFFSET +
  205. MPC85xx_DMA0_SIZE - 1,
  206. .flags = IORESOURCE_MEM,
  207. },
  208. {
  209. .start = MPC85xx_IRQ_DMA0,
  210. .end = MPC85xx_IRQ_DMA0,
  211. .flags = IORESOURCE_IRQ,
  212. },
  213. },
  214. },
  215. [MPC85xx_DMA1] = {
  216. .name = "fsl-dma",
  217. .id = 1,
  218. .num_resources = 2,
  219. .resource = (struct resource[]) {
  220. {
  221. .start = MPC85xx_DMA1_OFFSET,
  222. .end = MPC85xx_DMA1_OFFSET +
  223. MPC85xx_DMA1_SIZE - 1,
  224. .flags = IORESOURCE_MEM,
  225. },
  226. {
  227. .start = MPC85xx_IRQ_DMA1,
  228. .end = MPC85xx_IRQ_DMA1,
  229. .flags = IORESOURCE_IRQ,
  230. },
  231. },
  232. },
  233. [MPC85xx_DMA2] = {
  234. .name = "fsl-dma",
  235. .id = 2,
  236. .num_resources = 2,
  237. .resource = (struct resource[]) {
  238. {
  239. .start = MPC85xx_DMA2_OFFSET,
  240. .end = MPC85xx_DMA2_OFFSET +
  241. MPC85xx_DMA2_SIZE - 1,
  242. .flags = IORESOURCE_MEM,
  243. },
  244. {
  245. .start = MPC85xx_IRQ_DMA2,
  246. .end = MPC85xx_IRQ_DMA2,
  247. .flags = IORESOURCE_IRQ,
  248. },
  249. },
  250. },
  251. [MPC85xx_DMA3] = {
  252. .name = "fsl-dma",
  253. .id = 3,
  254. .num_resources = 2,
  255. .resource = (struct resource[]) {
  256. {
  257. .start = MPC85xx_DMA3_OFFSET,
  258. .end = MPC85xx_DMA3_OFFSET +
  259. MPC85xx_DMA3_SIZE - 1,
  260. .flags = IORESOURCE_MEM,
  261. },
  262. {
  263. .start = MPC85xx_IRQ_DMA3,
  264. .end = MPC85xx_IRQ_DMA3,
  265. .flags = IORESOURCE_IRQ,
  266. },
  267. },
  268. },
  269. [MPC85xx_DUART] = {
  270. .name = "serial8250",
  271. .id = PLAT8250_DEV_PLATFORM,
  272. .dev.platform_data = serial_platform_data,
  273. },
  274. [MPC85xx_PERFMON] = {
  275. .name = "fsl-perfmon",
  276. .id = 1,
  277. .num_resources = 2,
  278. .resource = (struct resource[]) {
  279. {
  280. .start = MPC85xx_PERFMON_OFFSET,
  281. .end = MPC85xx_PERFMON_OFFSET +
  282. MPC85xx_PERFMON_SIZE - 1,
  283. .flags = IORESOURCE_MEM,
  284. },
  285. {
  286. .start = MPC85xx_IRQ_PERFMON,
  287. .end = MPC85xx_IRQ_PERFMON,
  288. .flags = IORESOURCE_IRQ,
  289. },
  290. },
  291. },
  292. [MPC85xx_SEC2] = {
  293. .name = "fsl-sec2",
  294. .id = 1,
  295. .num_resources = 2,
  296. .resource = (struct resource[]) {
  297. {
  298. .start = MPC85xx_SEC2_OFFSET,
  299. .end = MPC85xx_SEC2_OFFSET +
  300. MPC85xx_SEC2_SIZE - 1,
  301. .flags = IORESOURCE_MEM,
  302. },
  303. {
  304. .start = MPC85xx_IRQ_SEC2,
  305. .end = MPC85xx_IRQ_SEC2,
  306. .flags = IORESOURCE_IRQ,
  307. },
  308. },
  309. },
  310. [MPC85xx_CPM_FCC1] = {
  311. .name = "fsl-cpm-fcc",
  312. .id = 1,
  313. .num_resources = 3,
  314. .resource = (struct resource[]) {
  315. {
  316. .start = 0x91300,
  317. .end = 0x9131F,
  318. .flags = IORESOURCE_MEM,
  319. },
  320. {
  321. .start = 0x91380,
  322. .end = 0x9139F,
  323. .flags = IORESOURCE_MEM,
  324. },
  325. {
  326. .start = SIU_INT_FCC1,
  327. .end = SIU_INT_FCC1,
  328. .flags = IORESOURCE_IRQ,
  329. },
  330. },
  331. },
  332. [MPC85xx_CPM_FCC2] = {
  333. .name = "fsl-cpm-fcc",
  334. .id = 2,
  335. .num_resources = 3,
  336. .resource = (struct resource[]) {
  337. {
  338. .start = 0x91320,
  339. .end = 0x9133F,
  340. .flags = IORESOURCE_MEM,
  341. },
  342. {
  343. .start = 0x913A0,
  344. .end = 0x913CF,
  345. .flags = IORESOURCE_MEM,
  346. },
  347. {
  348. .start = SIU_INT_FCC2,
  349. .end = SIU_INT_FCC2,
  350. .flags = IORESOURCE_IRQ,
  351. },
  352. },
  353. },
  354. [MPC85xx_CPM_FCC3] = {
  355. .name = "fsl-cpm-fcc",
  356. .id = 3,
  357. .num_resources = 3,
  358. .resource = (struct resource[]) {
  359. {
  360. .start = 0x91340,
  361. .end = 0x9135F,
  362. .flags = IORESOURCE_MEM,
  363. },
  364. {
  365. .start = 0x913D0,
  366. .end = 0x913FF,
  367. .flags = IORESOURCE_MEM,
  368. },
  369. {
  370. .start = SIU_INT_FCC3,
  371. .end = SIU_INT_FCC3,
  372. .flags = IORESOURCE_IRQ,
  373. },
  374. },
  375. },
  376. [MPC85xx_CPM_I2C] = {
  377. .name = "fsl-cpm-i2c",
  378. .id = 1,
  379. .num_resources = 2,
  380. .resource = (struct resource[]) {
  381. {
  382. .start = 0x91860,
  383. .end = 0x918BF,
  384. .flags = IORESOURCE_MEM,
  385. },
  386. {
  387. .start = SIU_INT_I2C,
  388. .end = SIU_INT_I2C,
  389. .flags = IORESOURCE_IRQ,
  390. },
  391. },
  392. },
  393. [MPC85xx_CPM_SCC1] = {
  394. .name = "fsl-cpm-scc",
  395. .id = 1,
  396. .num_resources = 2,
  397. .resource = (struct resource[]) {
  398. {
  399. .start = 0x91A00,
  400. .end = 0x91A1F,
  401. .flags = IORESOURCE_MEM,
  402. },
  403. {
  404. .start = SIU_INT_SCC1,
  405. .end = SIU_INT_SCC1,
  406. .flags = IORESOURCE_IRQ,
  407. },
  408. },
  409. },
  410. [MPC85xx_CPM_SCC2] = {
  411. .name = "fsl-cpm-scc",
  412. .id = 2,
  413. .num_resources = 2,
  414. .resource = (struct resource[]) {
  415. {
  416. .start = 0x91A20,
  417. .end = 0x91A3F,
  418. .flags = IORESOURCE_MEM,
  419. },
  420. {
  421. .start = SIU_INT_SCC2,
  422. .end = SIU_INT_SCC2,
  423. .flags = IORESOURCE_IRQ,
  424. },
  425. },
  426. },
  427. [MPC85xx_CPM_SCC3] = {
  428. .name = "fsl-cpm-scc",
  429. .id = 3,
  430. .num_resources = 2,
  431. .resource = (struct resource[]) {
  432. {
  433. .start = 0x91A40,
  434. .end = 0x91A5F,
  435. .flags = IORESOURCE_MEM,
  436. },
  437. {
  438. .start = SIU_INT_SCC3,
  439. .end = SIU_INT_SCC3,
  440. .flags = IORESOURCE_IRQ,
  441. },
  442. },
  443. },
  444. [MPC85xx_CPM_SCC4] = {
  445. .name = "fsl-cpm-scc",
  446. .id = 4,
  447. .num_resources = 2,
  448. .resource = (struct resource[]) {
  449. {
  450. .start = 0x91A60,
  451. .end = 0x91A7F,
  452. .flags = IORESOURCE_MEM,
  453. },
  454. {
  455. .start = SIU_INT_SCC4,
  456. .end = SIU_INT_SCC4,
  457. .flags = IORESOURCE_IRQ,
  458. },
  459. },
  460. },
  461. [MPC85xx_CPM_SPI] = {
  462. .name = "fsl-cpm-spi",
  463. .id = 1,
  464. .num_resources = 2,
  465. .resource = (struct resource[]) {
  466. {
  467. .start = 0x91AA0,
  468. .end = 0x91AFF,
  469. .flags = IORESOURCE_MEM,
  470. },
  471. {
  472. .start = SIU_INT_SPI,
  473. .end = SIU_INT_SPI,
  474. .flags = IORESOURCE_IRQ,
  475. },
  476. },
  477. },
  478. [MPC85xx_CPM_MCC1] = {
  479. .name = "fsl-cpm-mcc",
  480. .id = 1,
  481. .num_resources = 2,
  482. .resource = (struct resource[]) {
  483. {
  484. .start = 0x91B30,
  485. .end = 0x91B3F,
  486. .flags = IORESOURCE_MEM,
  487. },
  488. {
  489. .start = SIU_INT_MCC1,
  490. .end = SIU_INT_MCC1,
  491. .flags = IORESOURCE_IRQ,
  492. },
  493. },
  494. },
  495. [MPC85xx_CPM_MCC2] = {
  496. .name = "fsl-cpm-mcc",
  497. .id = 2,
  498. .num_resources = 2,
  499. .resource = (struct resource[]) {
  500. {
  501. .start = 0x91B50,
  502. .end = 0x91B5F,
  503. .flags = IORESOURCE_MEM,
  504. },
  505. {
  506. .start = SIU_INT_MCC2,
  507. .end = SIU_INT_MCC2,
  508. .flags = IORESOURCE_IRQ,
  509. },
  510. },
  511. },
  512. [MPC85xx_CPM_SMC1] = {
  513. .name = "fsl-cpm-smc",
  514. .id = 1,
  515. .num_resources = 2,
  516. .resource = (struct resource[]) {
  517. {
  518. .start = 0x91A80,
  519. .end = 0x91A8F,
  520. .flags = IORESOURCE_MEM,
  521. },
  522. {
  523. .start = SIU_INT_SMC1,
  524. .end = SIU_INT_SMC1,
  525. .flags = IORESOURCE_IRQ,
  526. },
  527. },
  528. },
  529. [MPC85xx_CPM_SMC2] = {
  530. .name = "fsl-cpm-smc",
  531. .id = 2,
  532. .num_resources = 2,
  533. .resource = (struct resource[]) {
  534. {
  535. .start = 0x91A90,
  536. .end = 0x91A9F,
  537. .flags = IORESOURCE_MEM,
  538. },
  539. {
  540. .start = SIU_INT_SMC2,
  541. .end = SIU_INT_SMC2,
  542. .flags = IORESOURCE_IRQ,
  543. },
  544. },
  545. },
  546. [MPC85xx_CPM_USB] = {
  547. .name = "fsl-cpm-usb",
  548. .id = 2,
  549. .num_resources = 2,
  550. .resource = (struct resource[]) {
  551. {
  552. .start = 0x91B60,
  553. .end = 0x91B7F,
  554. .flags = IORESOURCE_MEM,
  555. },
  556. {
  557. .start = SIU_INT_USB,
  558. .end = SIU_INT_USB,
  559. .flags = IORESOURCE_IRQ,
  560. },
  561. },
  562. },
  563. [MPC85xx_eTSEC1] = {
  564. .name = "fsl-gianfar",
  565. .id = 1,
  566. .dev.platform_data = &mpc85xx_etsec1_pdata,
  567. .num_resources = 4,
  568. .resource = (struct resource[]) {
  569. {
  570. .start = MPC85xx_ENET1_OFFSET,
  571. .end = MPC85xx_ENET1_OFFSET +
  572. MPC85xx_ENET1_SIZE - 1,
  573. .flags = IORESOURCE_MEM,
  574. },
  575. {
  576. .name = "tx",
  577. .start = MPC85xx_IRQ_TSEC1_TX,
  578. .end = MPC85xx_IRQ_TSEC1_TX,
  579. .flags = IORESOURCE_IRQ,
  580. },
  581. {
  582. .name = "rx",
  583. .start = MPC85xx_IRQ_TSEC1_RX,
  584. .end = MPC85xx_IRQ_TSEC1_RX,
  585. .flags = IORESOURCE_IRQ,
  586. },
  587. {
  588. .name = "error",
  589. .start = MPC85xx_IRQ_TSEC1_ERROR,
  590. .end = MPC85xx_IRQ_TSEC1_ERROR,
  591. .flags = IORESOURCE_IRQ,
  592. },
  593. },
  594. },
  595. [MPC85xx_eTSEC2] = {
  596. .name = "fsl-gianfar",
  597. .id = 2,
  598. .dev.platform_data = &mpc85xx_etsec2_pdata,
  599. .num_resources = 4,
  600. .resource = (struct resource[]) {
  601. {
  602. .start = MPC85xx_ENET2_OFFSET,
  603. .end = MPC85xx_ENET2_OFFSET +
  604. MPC85xx_ENET2_SIZE - 1,
  605. .flags = IORESOURCE_MEM,
  606. },
  607. {
  608. .name = "tx",
  609. .start = MPC85xx_IRQ_TSEC2_TX,
  610. .end = MPC85xx_IRQ_TSEC2_TX,
  611. .flags = IORESOURCE_IRQ,
  612. },
  613. {
  614. .name = "rx",
  615. .start = MPC85xx_IRQ_TSEC2_RX,
  616. .end = MPC85xx_IRQ_TSEC2_RX,
  617. .flags = IORESOURCE_IRQ,
  618. },
  619. {
  620. .name = "error",
  621. .start = MPC85xx_IRQ_TSEC2_ERROR,
  622. .end = MPC85xx_IRQ_TSEC2_ERROR,
  623. .flags = IORESOURCE_IRQ,
  624. },
  625. },
  626. },
  627. [MPC85xx_eTSEC3] = {
  628. .name = "fsl-gianfar",
  629. .id = 3,
  630. .dev.platform_data = &mpc85xx_etsec3_pdata,
  631. .num_resources = 4,
  632. .resource = (struct resource[]) {
  633. {
  634. .start = MPC85xx_ENET3_OFFSET,
  635. .end = MPC85xx_ENET3_OFFSET +
  636. MPC85xx_ENET3_SIZE - 1,
  637. .flags = IORESOURCE_MEM,
  638. },
  639. {
  640. .name = "tx",
  641. .start = MPC85xx_IRQ_TSEC3_TX,
  642. .end = MPC85xx_IRQ_TSEC3_TX,
  643. .flags = IORESOURCE_IRQ,
  644. },
  645. {
  646. .name = "rx",
  647. .start = MPC85xx_IRQ_TSEC3_RX,
  648. .end = MPC85xx_IRQ_TSEC3_RX,
  649. .flags = IORESOURCE_IRQ,
  650. },
  651. {
  652. .name = "error",
  653. .start = MPC85xx_IRQ_TSEC3_ERROR,
  654. .end = MPC85xx_IRQ_TSEC3_ERROR,
  655. .flags = IORESOURCE_IRQ,
  656. },
  657. },
  658. },
  659. [MPC85xx_eTSEC4] = {
  660. .name = "fsl-gianfar",
  661. .id = 4,
  662. .dev.platform_data = &mpc85xx_etsec4_pdata,
  663. .num_resources = 4,
  664. .resource = (struct resource[]) {
  665. {
  666. .start = 0x27000,
  667. .end = 0x27fff,
  668. .flags = IORESOURCE_MEM,
  669. },
  670. {
  671. .name = "tx",
  672. .start = MPC85xx_IRQ_TSEC4_TX,
  673. .end = MPC85xx_IRQ_TSEC4_TX,
  674. .flags = IORESOURCE_IRQ,
  675. },
  676. {
  677. .name = "rx",
  678. .start = MPC85xx_IRQ_TSEC4_RX,
  679. .end = MPC85xx_IRQ_TSEC4_RX,
  680. .flags = IORESOURCE_IRQ,
  681. },
  682. {
  683. .name = "error",
  684. .start = MPC85xx_IRQ_TSEC4_ERROR,
  685. .end = MPC85xx_IRQ_TSEC4_ERROR,
  686. .flags = IORESOURCE_IRQ,
  687. },
  688. },
  689. },
  690. [MPC85xx_IIC2] = {
  691. .name = "fsl-i2c",
  692. .id = 2,
  693. .dev.platform_data = &mpc85xx_fsl_i2c2_pdata,
  694. .num_resources = 2,
  695. .resource = (struct resource[]) {
  696. {
  697. .start = 0x03100,
  698. .end = 0x031ff,
  699. .flags = IORESOURCE_MEM,
  700. },
  701. {
  702. .start = MPC85xx_IRQ_IIC1,
  703. .end = MPC85xx_IRQ_IIC1,
  704. .flags = IORESOURCE_IRQ,
  705. },
  706. },
  707. },
  708. };
  709. static int __init mach_mpc85xx_fixup(struct platform_device *pdev)
  710. {
  711. ppc_sys_fixup_mem_resource(pdev, CCSRBAR);
  712. return 0;
  713. }
  714. static int __init mach_mpc85xx_init(void)
  715. {
  716. ppc_sys_device_fixup = mach_mpc85xx_fixup;
  717. return 0;
  718. }
  719. postcore_initcall(mach_mpc85xx_init);