mpc52xx_pci.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * arch/ppc/syslib/mpc52xx_pci.h
  3. *
  4. * PCI Include file the Freescale MPC52xx embedded cpu chips
  5. *
  6. *
  7. * Maintainer : Sylvain Munaut <tnt@246tNt.com>
  8. *
  9. * Inspired from code written by Dale Farnsworth <dfarnsworth@mvista.com>
  10. * for the 2.4 kernel.
  11. *
  12. * Copyright (C) 2004 Sylvain Munaut <tnt@246tNt.com>
  13. * Copyright (C) 2003 MontaVista, Software, Inc.
  14. *
  15. * This file is licensed under the terms of the GNU General Public License
  16. * version 2. This program is licensed "as is" without any warranty of any
  17. * kind, whether express or implied.
  18. */
  19. #ifndef __SYSLIB_MPC52xx_PCI_H__
  20. #define __SYSLIB_MPC52xx_PCI_H__
  21. /* ======================================================================== */
  22. /* PCI windows config */
  23. /* ======================================================================== */
  24. /*
  25. * Master windows : MPC52xx -> PCI
  26. *
  27. * 0x80000000 -> 0x9FFFFFFF PCI Mem prefetchable IW0BTAR
  28. * 0xA0000000 -> 0xAFFFFFFF PCI Mem IW1BTAR
  29. * 0xB0000000 -> 0xB0FFFFFF PCI IO IW2BTAR
  30. *
  31. * Slave windows : PCI -> MPC52xx
  32. *
  33. * 0xF0000000 -> 0xF003FFFF MPC52xx MBAR TBATR0
  34. * 0x00000000 -> 0x3FFFFFFF MPC52xx local memory TBATR1
  35. */
  36. #define MPC52xx_PCI_MEM_OFFSET 0x00000000 /* Offset for MEM MMIO */
  37. #define MPC52xx_PCI_MEM_START 0x80000000
  38. #define MPC52xx_PCI_MEM_SIZE 0x20000000
  39. #define MPC52xx_PCI_MEM_STOP (MPC52xx_PCI_MEM_START+MPC52xx_PCI_MEM_SIZE-1)
  40. #define MPC52xx_PCI_MMIO_START 0xa0000000
  41. #define MPC52xx_PCI_MMIO_SIZE 0x10000000
  42. #define MPC52xx_PCI_MMIO_STOP (MPC52xx_PCI_MMIO_START+MPC52xx_PCI_MMIO_SIZE-1)
  43. #define MPC52xx_PCI_IO_BASE 0xb0000000
  44. #define MPC52xx_PCI_IO_START 0x00000000
  45. #define MPC52xx_PCI_IO_SIZE 0x01000000
  46. #define MPC52xx_PCI_IO_STOP (MPC52xx_PCI_IO_START+MPC52xx_PCI_IO_SIZE-1)
  47. #define MPC52xx_PCI_TARGET_IO MPC52xx_MBAR
  48. #define MPC52xx_PCI_TARGET_MEM 0x00000000
  49. /* ======================================================================== */
  50. /* Structures mapping & Defines for PCI Unit */
  51. /* ======================================================================== */
  52. #define MPC52xx_PCI_GSCR_BM 0x40000000
  53. #define MPC52xx_PCI_GSCR_PE 0x20000000
  54. #define MPC52xx_PCI_GSCR_SE 0x10000000
  55. #define MPC52xx_PCI_GSCR_XLB2PCI_MASK 0x07000000
  56. #define MPC52xx_PCI_GSCR_XLB2PCI_SHIFT 24
  57. #define MPC52xx_PCI_GSCR_IPG2PCI_MASK 0x00070000
  58. #define MPC52xx_PCI_GSCR_IPG2PCI_SHIFT 16
  59. #define MPC52xx_PCI_GSCR_BME 0x00004000
  60. #define MPC52xx_PCI_GSCR_PEE 0x00002000
  61. #define MPC52xx_PCI_GSCR_SEE 0x00001000
  62. #define MPC52xx_PCI_GSCR_PR 0x00000001
  63. #define MPC52xx_PCI_IWBTAR_TRANSLATION(proc_ad,pci_ad,size) \
  64. ( ( (proc_ad) & 0xff000000 ) | \
  65. ( (((size) - 1) >> 8) & 0x00ff0000 ) | \
  66. ( ((pci_ad) >> 16) & 0x0000ff00 ) )
  67. #define MPC52xx_PCI_IWCR_PACK(win0,win1,win2) (((win0) << 24) | \
  68. ((win1) << 16) | \
  69. ((win2) << 8))
  70. #define MPC52xx_PCI_IWCR_DISABLE 0x0
  71. #define MPC52xx_PCI_IWCR_ENABLE 0x1
  72. #define MPC52xx_PCI_IWCR_READ 0x0
  73. #define MPC52xx_PCI_IWCR_READ_LINE 0x2
  74. #define MPC52xx_PCI_IWCR_READ_MULTI 0x4
  75. #define MPC52xx_PCI_IWCR_MEM 0x0
  76. #define MPC52xx_PCI_IWCR_IO 0x8
  77. #define MPC52xx_PCI_TCR_P 0x01000000
  78. #define MPC52xx_PCI_TCR_LD 0x00010000
  79. #define MPC52xx_PCI_TBATR_DISABLE 0x0
  80. #define MPC52xx_PCI_TBATR_ENABLE 0x1
  81. #ifndef __ASSEMBLY__
  82. struct mpc52xx_pci {
  83. u32 idr; /* PCI + 0x00 */
  84. u32 scr; /* PCI + 0x04 */
  85. u32 ccrir; /* PCI + 0x08 */
  86. u32 cr1; /* PCI + 0x0C */
  87. u32 bar0; /* PCI + 0x10 */
  88. u32 bar1; /* PCI + 0x14 */
  89. u8 reserved1[16]; /* PCI + 0x18 */
  90. u32 ccpr; /* PCI + 0x28 */
  91. u32 sid; /* PCI + 0x2C */
  92. u32 erbar; /* PCI + 0x30 */
  93. u32 cpr; /* PCI + 0x34 */
  94. u8 reserved2[4]; /* PCI + 0x38 */
  95. u32 cr2; /* PCI + 0x3C */
  96. u8 reserved3[32]; /* PCI + 0x40 */
  97. u32 gscr; /* PCI + 0x60 */
  98. u32 tbatr0; /* PCI + 0x64 */
  99. u32 tbatr1; /* PCI + 0x68 */
  100. u32 tcr; /* PCI + 0x6C */
  101. u32 iw0btar; /* PCI + 0x70 */
  102. u32 iw1btar; /* PCI + 0x74 */
  103. u32 iw2btar; /* PCI + 0x78 */
  104. u8 reserved4[4]; /* PCI + 0x7C */
  105. u32 iwcr; /* PCI + 0x80 */
  106. u32 icr; /* PCI + 0x84 */
  107. u32 isr; /* PCI + 0x88 */
  108. u32 arb; /* PCI + 0x8C */
  109. u8 reserved5[104]; /* PCI + 0x90 */
  110. u32 car; /* PCI + 0xF8 */
  111. u8 reserved6[4]; /* PCI + 0xFC */
  112. };
  113. #endif /* __ASSEMBLY__ */
  114. #endif /* __SYSLIB_MPC52xx_PCI_H__ */