ibm440gx_common.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /*
  2. * arch/ppc/kernel/ibm440gx_common.c
  3. *
  4. * PPC440GX system library
  5. *
  6. * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
  7. * Copyright (c) 2003, 2004 Zultys Technologies
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. *
  14. */
  15. #include <linux/config.h>
  16. #include <linux/kernel.h>
  17. #include <linux/interrupt.h>
  18. #include <asm/ibm44x.h>
  19. #include <asm/mmu.h>
  20. #include <asm/processor.h>
  21. #include <syslib/ibm440gx_common.h>
  22. /*
  23. * Calculate 440GX clocks
  24. */
  25. static inline u32 __fix_zero(u32 v, u32 def){
  26. return v ? v : def;
  27. }
  28. void __init ibm440gx_get_clocks(struct ibm44x_clocks* p, unsigned int sys_clk,
  29. unsigned int ser_clk)
  30. {
  31. u32 pllc = CPR_READ(DCRN_CPR_PLLC);
  32. u32 plld = CPR_READ(DCRN_CPR_PLLD);
  33. u32 uart0 = SDR_READ(DCRN_SDR_UART0);
  34. u32 uart1 = SDR_READ(DCRN_SDR_UART1);
  35. #ifdef CONFIG_440EP
  36. u32 uart2 = SDR_READ(DCRN_SDR_UART2);
  37. u32 uart3 = SDR_READ(DCRN_SDR_UART3);
  38. #endif
  39. /* Dividers */
  40. u32 fbdv = __fix_zero((plld >> 24) & 0x1f, 32);
  41. u32 fwdva = __fix_zero((plld >> 16) & 0xf, 16);
  42. u32 fwdvb = __fix_zero((plld >> 8) & 7, 8);
  43. u32 lfbdv = __fix_zero(plld & 0x3f, 64);
  44. u32 pradv0 = __fix_zero((CPR_READ(DCRN_CPR_PRIMAD) >> 24) & 7, 8);
  45. u32 prbdv0 = __fix_zero((CPR_READ(DCRN_CPR_PRIMBD) >> 24) & 7, 8);
  46. u32 opbdv0 = __fix_zero((CPR_READ(DCRN_CPR_OPBD) >> 24) & 3, 4);
  47. u32 perdv0 = __fix_zero((CPR_READ(DCRN_CPR_PERD) >> 24) & 3, 4);
  48. /* Input clocks for primary dividers */
  49. u32 clk_a, clk_b;
  50. if (pllc & 0x40000000){
  51. u32 m;
  52. /* Feedback path */
  53. switch ((pllc >> 24) & 7){
  54. case 0:
  55. /* PLLOUTx */
  56. m = ((pllc & 0x20000000) ? fwdvb : fwdva) * lfbdv;
  57. break;
  58. case 1:
  59. /* CPU */
  60. m = fwdva * pradv0;
  61. break;
  62. case 5:
  63. /* PERClk */
  64. m = fwdvb * prbdv0 * opbdv0 * perdv0;
  65. break;
  66. default:
  67. printk(KERN_EMERG "invalid PLL feedback source\n");
  68. goto bypass;
  69. }
  70. m *= fbdv;
  71. p->vco = sys_clk * m;
  72. clk_a = p->vco / fwdva;
  73. clk_b = p->vco / fwdvb;
  74. }
  75. else {
  76. bypass:
  77. /* Bypass system PLL */
  78. p->vco = 0;
  79. clk_a = clk_b = sys_clk;
  80. }
  81. p->cpu = clk_a / pradv0;
  82. p->plb = clk_b / prbdv0;
  83. p->opb = p->plb / opbdv0;
  84. p->ebc = p->opb / perdv0;
  85. /* UARTs clock */
  86. if (uart0 & 0x00800000)
  87. p->uart0 = ser_clk;
  88. else
  89. p->uart0 = p->plb / __fix_zero(uart0 & 0xff, 256);
  90. if (uart1 & 0x00800000)
  91. p->uart1 = ser_clk;
  92. else
  93. p->uart1 = p->plb / __fix_zero(uart1 & 0xff, 256);
  94. #ifdef CONFIG_440EP
  95. if (uart2 & 0x00800000)
  96. p->uart2 = ser_clk;
  97. else
  98. p->uart2 = p->plb / __fix_zero(uart2 & 0xff, 256);
  99. if (uart3 & 0x00800000)
  100. p->uart3 = ser_clk;
  101. else
  102. p->uart3 = p->plb / __fix_zero(uart3 & 0xff, 256);
  103. #endif
  104. }
  105. /* Issue L2C diagnostic command */
  106. static inline u32 l2c_diag(u32 addr)
  107. {
  108. mtdcr(DCRN_L2C0_ADDR, addr);
  109. mtdcr(DCRN_L2C0_CMD, L2C_CMD_DIAG);
  110. while (!(mfdcr(DCRN_L2C0_SR) & L2C_SR_CC)) ;
  111. return mfdcr(DCRN_L2C0_DATA);
  112. }
  113. static irqreturn_t l2c_error_handler(int irq, void* dev, struct pt_regs* regs)
  114. {
  115. u32 sr = mfdcr(DCRN_L2C0_SR);
  116. if (sr & L2C_SR_CPE){
  117. /* Read cache trapped address */
  118. u32 addr = l2c_diag(0x42000000);
  119. printk(KERN_EMERG "L2C: Cache Parity Error, addr[16:26] = 0x%08x\n", addr);
  120. }
  121. if (sr & L2C_SR_TPE){
  122. /* Read tag trapped address */
  123. u32 addr = l2c_diag(0x82000000) >> 16;
  124. printk(KERN_EMERG "L2C: Tag Parity Error, addr[16:26] = 0x%08x\n", addr);
  125. }
  126. /* Clear parity errors */
  127. if (sr & (L2C_SR_CPE | L2C_SR_TPE)){
  128. mtdcr(DCRN_L2C0_ADDR, 0);
  129. mtdcr(DCRN_L2C0_CMD, L2C_CMD_CCP | L2C_CMD_CTE);
  130. } else
  131. printk(KERN_EMERG "L2C: LRU error\n");
  132. return IRQ_HANDLED;
  133. }
  134. /* Enable L2 cache */
  135. void __init ibm440gx_l2c_enable(void){
  136. u32 r;
  137. unsigned long flags;
  138. /* Install error handler */
  139. if (request_irq(87, l2c_error_handler, SA_INTERRUPT, "L2C", 0) < 0){
  140. printk(KERN_ERR "Cannot install L2C error handler, cache is not enabled\n");
  141. return;
  142. }
  143. local_irq_save(flags);
  144. asm volatile ("sync" ::: "memory");
  145. /* Disable SRAM */
  146. mtdcr(DCRN_SRAM0_DPC, mfdcr(DCRN_SRAM0_DPC) & ~SRAM_DPC_ENABLE);
  147. mtdcr(DCRN_SRAM0_SB0CR, mfdcr(DCRN_SRAM0_SB0CR) & ~SRAM_SBCR_BU_MASK);
  148. mtdcr(DCRN_SRAM0_SB1CR, mfdcr(DCRN_SRAM0_SB1CR) & ~SRAM_SBCR_BU_MASK);
  149. mtdcr(DCRN_SRAM0_SB2CR, mfdcr(DCRN_SRAM0_SB2CR) & ~SRAM_SBCR_BU_MASK);
  150. mtdcr(DCRN_SRAM0_SB3CR, mfdcr(DCRN_SRAM0_SB3CR) & ~SRAM_SBCR_BU_MASK);
  151. /* Enable L2_MODE without ICU/DCU */
  152. r = mfdcr(DCRN_L2C0_CFG) & ~(L2C_CFG_ICU | L2C_CFG_DCU | L2C_CFG_SS_MASK);
  153. r |= L2C_CFG_L2M | L2C_CFG_SS_256;
  154. mtdcr(DCRN_L2C0_CFG, r);
  155. mtdcr(DCRN_L2C0_ADDR, 0);
  156. /* Hardware Clear Command */
  157. mtdcr(DCRN_L2C0_CMD, L2C_CMD_HCC);
  158. while (!(mfdcr(DCRN_L2C0_SR) & L2C_SR_CC)) ;
  159. /* Clear Cache Parity and Tag Errors */
  160. mtdcr(DCRN_L2C0_CMD, L2C_CMD_CCP | L2C_CMD_CTE);
  161. /* Enable 64G snoop region starting at 0 */
  162. r = mfdcr(DCRN_L2C0_SNP0) & ~(L2C_SNP_BA_MASK | L2C_SNP_SSR_MASK);
  163. r |= L2C_SNP_SSR_32G | L2C_SNP_ESR;
  164. mtdcr(DCRN_L2C0_SNP0, r);
  165. r = mfdcr(DCRN_L2C0_SNP1) & ~(L2C_SNP_BA_MASK | L2C_SNP_SSR_MASK);
  166. r |= 0x80000000 | L2C_SNP_SSR_32G | L2C_SNP_ESR;
  167. mtdcr(DCRN_L2C0_SNP1, r);
  168. asm volatile ("sync" ::: "memory");
  169. /* Enable ICU/DCU ports */
  170. r = mfdcr(DCRN_L2C0_CFG);
  171. r &= ~(L2C_CFG_DCW_MASK | L2C_CFG_PMUX_MASK | L2C_CFG_PMIM | L2C_CFG_TPEI
  172. | L2C_CFG_CPEI | L2C_CFG_NAM | L2C_CFG_NBRM);
  173. r |= L2C_CFG_ICU | L2C_CFG_DCU | L2C_CFG_TPC | L2C_CFG_CPC | L2C_CFG_FRAN
  174. | L2C_CFG_CPIM | L2C_CFG_TPIM | L2C_CFG_LIM | L2C_CFG_SMCM;
  175. mtdcr(DCRN_L2C0_CFG, r);
  176. asm volatile ("sync; isync" ::: "memory");
  177. local_irq_restore(flags);
  178. }
  179. /* Disable L2 cache */
  180. void __init ibm440gx_l2c_disable(void){
  181. u32 r;
  182. unsigned long flags;
  183. local_irq_save(flags);
  184. asm volatile ("sync" ::: "memory");
  185. /* Disable L2C mode */
  186. r = mfdcr(DCRN_L2C0_CFG) & ~(L2C_CFG_L2M | L2C_CFG_ICU | L2C_CFG_DCU);
  187. mtdcr(DCRN_L2C0_CFG, r);
  188. /* Enable SRAM */
  189. mtdcr(DCRN_SRAM0_DPC, mfdcr(DCRN_SRAM0_DPC) | SRAM_DPC_ENABLE);
  190. mtdcr(DCRN_SRAM0_SB0CR,
  191. SRAM_SBCR_BAS0 | SRAM_SBCR_BS_64KB | SRAM_SBCR_BU_RW);
  192. mtdcr(DCRN_SRAM0_SB1CR,
  193. SRAM_SBCR_BAS1 | SRAM_SBCR_BS_64KB | SRAM_SBCR_BU_RW);
  194. mtdcr(DCRN_SRAM0_SB2CR,
  195. SRAM_SBCR_BAS2 | SRAM_SBCR_BS_64KB | SRAM_SBCR_BU_RW);
  196. mtdcr(DCRN_SRAM0_SB3CR,
  197. SRAM_SBCR_BAS3 | SRAM_SBCR_BS_64KB | SRAM_SBCR_BU_RW);
  198. asm volatile ("sync; isync" ::: "memory");
  199. local_irq_restore(flags);
  200. }
  201. void __init ibm440gx_l2c_setup(struct ibm44x_clocks* p)
  202. {
  203. /* Disable L2C on rev.A, rev.B and 800MHz version of rev.C,
  204. enable it on all other revisions
  205. */
  206. u32 pvr = mfspr(SPRN_PVR);
  207. if (pvr == PVR_440GX_RA || pvr == PVR_440GX_RB ||
  208. (pvr == PVR_440GX_RC && p->cpu > 667000000))
  209. ibm440gx_l2c_disable();
  210. else
  211. ibm440gx_l2c_enable();
  212. }
  213. int __init ibm440gx_get_eth_grp(void)
  214. {
  215. return (SDR_READ(DCRN_SDR_PFC1) & DCRN_SDR_PFC1_EPS) >> DCRN_SDR_PFC1_EPS_SHIFT;
  216. }
  217. void __init ibm440gx_set_eth_grp(int group)
  218. {
  219. SDR_WRITE(DCRN_SDR_PFC1, (SDR_READ(DCRN_SDR_PFC1) & ~DCRN_SDR_PFC1_EPS) | (group << DCRN_SDR_PFC1_EPS_SHIFT));
  220. }
  221. void __init ibm440gx_tah_enable(void)
  222. {
  223. /* Enable TAH0 and TAH1 */
  224. SDR_WRITE(DCRN_SDR_MFR,SDR_READ(DCRN_SDR_MFR) &
  225. ~DCRN_SDR_MFR_TAH0);
  226. SDR_WRITE(DCRN_SDR_MFR,SDR_READ(DCRN_SDR_MFR) &
  227. ~DCRN_SDR_MFR_TAH1);
  228. }
  229. int ibm440gx_show_cpuinfo(struct seq_file *m){
  230. u32 l2c_cfg = mfdcr(DCRN_L2C0_CFG);
  231. const char* s;
  232. if (l2c_cfg & L2C_CFG_L2M){
  233. switch (l2c_cfg & (L2C_CFG_ICU | L2C_CFG_DCU)){
  234. case L2C_CFG_ICU: s = "I-Cache only"; break;
  235. case L2C_CFG_DCU: s = "D-Cache only"; break;
  236. default: s = "I-Cache/D-Cache"; break;
  237. }
  238. }
  239. else
  240. s = "disabled";
  241. seq_printf(m, "L2-Cache\t: %s (0x%08x 0x%08x)\n", s,
  242. l2c_cfg, mfdcr(DCRN_L2C0_SR));
  243. return 0;
  244. }