rpxclassic.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the RPCG RPX-Classic board. Copied from the RPX-Lite stuff.
  4. *
  5. * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  6. */
  7. #ifdef __KERNEL__
  8. #ifndef __MACH_RPX_DEFS
  9. #define __MACH_RPX_DEFS
  10. #include <linux/config.h>
  11. #ifndef __ASSEMBLY__
  12. /* A Board Information structure that is given to a program when
  13. * prom starts it up.
  14. */
  15. typedef struct bd_info {
  16. unsigned int bi_memstart; /* Memory start address */
  17. unsigned int bi_memsize; /* Memory (end) size in bytes */
  18. unsigned int bi_intfreq; /* Internal Freq, in Hz */
  19. unsigned int bi_busfreq; /* Bus Freq, in Hz */
  20. unsigned char bi_enetaddr[6];
  21. unsigned int bi_baudrate;
  22. } bd_t;
  23. extern bd_t m8xx_board_info;
  24. /* Memory map is configured by the PROM startup.
  25. * We just map a few things we need. The CSR is actually 4 byte-wide
  26. * registers that can be accessed as 8-, 16-, or 32-bit values.
  27. */
  28. #define PCI_ISA_IO_ADDR ((unsigned)0x80000000)
  29. #define PCI_ISA_IO_SIZE ((uint)(512 * 1024 * 1024))
  30. #define PCI_ISA_MEM_ADDR ((unsigned)0xc0000000)
  31. #define PCI_ISA_MEM_SIZE ((uint)(512 * 1024 * 1024))
  32. #define RPX_CSR_ADDR ((uint)0xfa400000)
  33. #define RPX_CSR_SIZE ((uint)(4 * 1024))
  34. #define IMAP_ADDR ((uint)0xfa200000)
  35. #define IMAP_SIZE ((uint)(64 * 1024))
  36. #define PCI_CSR_ADDR ((uint)0x80000000)
  37. #define PCI_CSR_SIZE ((uint)(64 * 1024))
  38. #define PCMCIA_MEM_ADDR ((uint)0xe0000000)
  39. #define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
  40. #define PCMCIA_IO_ADDR ((uint)0xe4000000)
  41. #define PCMCIA_IO_SIZE ((uint)(4 * 1024))
  42. #define PCMCIA_ATTRB_ADDR ((uint)0xe8000000)
  43. #define PCMCIA_ATTRB_SIZE ((uint)(4 * 1024))
  44. /* Things of interest in the CSR.
  45. */
  46. #define BCSR0_ETHEN ((uint)0x80000000)
  47. #define BCSR0_ETHLPBK ((uint)0x40000000)
  48. #define BCSR0_COLTESTDIS ((uint)0x20000000)
  49. #define BCSR0_FULLDPLXDIS ((uint)0x10000000)
  50. #define BCSR0_ENFLSHSEL ((uint)0x04000000)
  51. #define BCSR0_FLASH_SEL ((uint)0x02000000)
  52. #define BCSR0_ENMONXCVR ((uint)0x01000000)
  53. #define BCSR0_PCMCIAVOLT ((uint)0x000f0000) /* CLLF */
  54. #define BCSR0_PCMCIA3VOLT ((uint)0x000a0000) /* CLLF */
  55. #define BCSR0_PCMCIA5VOLT ((uint)0x00060000) /* CLLF */
  56. #define BCSR1_IPB5SEL ((uint)0x00100000)
  57. #define BCSR1_PCVCTL4 ((uint)0x00080000)
  58. #define BCSR1_PCVCTL5 ((uint)0x00040000)
  59. #define BCSR1_PCVCTL6 ((uint)0x00020000)
  60. #define BCSR1_PCVCTL7 ((uint)0x00010000)
  61. #define BCSR2_EN232XCVR ((uint)0x00008000)
  62. #define BCSR2_QSPACESEL ((uint)0x00004000)
  63. #define BCSR2_FETHLEDMODE ((uint)0x00000800) /* CLLF */
  64. #if defined(CONFIG_HTDMSOUND)
  65. #include <platforms/rpxhiox.h>
  66. #endif
  67. /* define IO_BASE for pcmcia, CLLF only */
  68. #if !defined(CONFIG_PCI)
  69. #define _IO_BASE 0x80000000
  70. #define _IO_BASE_SIZE 0x1000
  71. /* for pcmcia sandisk */
  72. #ifdef CONFIG_IDE
  73. # define MAX_HWIFS 1
  74. #endif
  75. #endif
  76. /* Interrupt level assignments.
  77. */
  78. #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
  79. /* CPM Ethernet through SCCx.
  80. *
  81. * Bits in parallel I/O port registers that have to be set/cleared
  82. * to configure the pins for SCC1 use.
  83. */
  84. #define PA_ENET_RXD ((ushort)0x0001)
  85. #define PA_ENET_TXD ((ushort)0x0002)
  86. #define PA_ENET_TCLK ((ushort)0x0200)
  87. #define PA_ENET_RCLK ((ushort)0x0800)
  88. #define PB_ENET_TENA ((uint)0x00001000)
  89. #define PC_ENET_CLSN ((ushort)0x0010)
  90. #define PC_ENET_RENA ((ushort)0x0020)
  91. /* Control bits in the SICR to route TCLK (CLK2) and RCLK (CLK4) to
  92. * SCC1. Also, make sure GR1 (bit 24) and SC1 (bit 25) are zero.
  93. */
  94. #define SICR_ENET_MASK ((uint)0x000000ff)
  95. #define SICR_ENET_CLKRT ((uint)0x0000003d)
  96. /* We don't use the 8259.
  97. */
  98. #define NR_8259_INTS 0
  99. #endif /* !__ASSEMBLY__ */
  100. #endif /* __MACH_RPX_DEFS */
  101. #endif /* __KERNEL__ */