fads.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the Motorola 860T FADS board. Copied from the MBX stuff.
  4. *
  5. * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  6. *
  7. * Added MPC86XADS support.
  8. * The MPC86xADS manual says the board "is compatible with the MPC8xxFADS
  9. * for SW point of view". This is 99% correct.
  10. *
  11. * Author: MontaVista Software, Inc.
  12. * source@mvista.com
  13. * 2005 (c) MontaVista Software, Inc. This file is licensed under the
  14. * terms of the GNU General Public License version 2. This program is licensed
  15. * "as is" without any warranty of any kind, whether express or implied.
  16. */
  17. #ifdef __KERNEL__
  18. #ifndef __ASM_FADS_H__
  19. #define __ASM_FADS_H__
  20. #include <linux/config.h>
  21. #include <asm/ppcboot.h>
  22. #if defined(CONFIG_MPC86XADS)
  23. /* U-Boot maps BCSR to 0xff080000 */
  24. #define BCSR_ADDR ((uint)0xff080000)
  25. /* MPC86XADS has one more CPLD and an additional BCSR.
  26. */
  27. #define CFG_PHYDEV_ADDR ((uint)0xff0a0000)
  28. #define BCSR5 ((uint)(CFG_PHYDEV_ADDR + 0x300))
  29. #define BCSR5_T1_RST 0x10
  30. #define BCSR5_ATM155_RST 0x08
  31. #define BCSR5_ATM25_RST 0x04
  32. #define BCSR5_MII1_EN 0x02
  33. #define BCSR5_MII1_RST 0x01
  34. /* There is no PHY link change interrupt */
  35. #define PHY_INTERRUPT (-1)
  36. #else /* FADS */
  37. /* Memory map is configured by the PROM startup.
  38. * I tried to follow the FADS manual, although the startup PROM
  39. * dictates this and we simply have to move some of the physical
  40. * addresses for Linux.
  41. */
  42. #define BCSR_ADDR ((uint)0xff010000)
  43. /* PHY link change interrupt */
  44. #define PHY_INTERRUPT SIU_IRQ2
  45. #endif /* CONFIG_MPC86XADS */
  46. #define BCSR_SIZE ((uint)(64 * 1024))
  47. #define BCSR0 ((uint)(BCSR_ADDR + 0x00))
  48. #define BCSR1 ((uint)(BCSR_ADDR + 0x04))
  49. #define BCSR2 ((uint)(BCSR_ADDR + 0x08))
  50. #define BCSR3 ((uint)(BCSR_ADDR + 0x0c))
  51. #define BCSR4 ((uint)(BCSR_ADDR + 0x10))
  52. #define IMAP_ADDR ((uint)0xff000000)
  53. #define IMAP_SIZE ((uint)(64 * 1024))
  54. #define PCMCIA_MEM_ADDR ((uint)0xff020000)
  55. #define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
  56. /* Bits of interest in the BCSRs.
  57. */
  58. #define BCSR1_ETHEN ((uint)0x20000000)
  59. #define BCSR1_IRDAEN ((uint)0x10000000)
  60. #define BCSR1_RS232EN_1 ((uint)0x01000000)
  61. #define BCSR1_PCCEN ((uint)0x00800000)
  62. #define BCSR1_PCCVCC0 ((uint)0x00400000)
  63. #define BCSR1_PCCVPP0 ((uint)0x00200000)
  64. #define BCSR1_PCCVPP1 ((uint)0x00100000)
  65. #define BCSR1_PCCVPP_MASK (BCSR1_PCCVPP0 | BCSR1_PCCVPP1)
  66. #define BCSR1_RS232EN_2 ((uint)0x00040000)
  67. #define BCSR1_PCCVCC1 ((uint)0x00010000)
  68. #define BCSR1_PCCVCC_MASK (BCSR1_PCCVCC0 | BCSR1_PCCVCC1)
  69. #define BCSR4_ETHLOOP ((uint)0x80000000) /* EEST Loopback */
  70. #define BCSR4_EEFDX ((uint)0x40000000) /* EEST FDX enable */
  71. #define BCSR4_FETH_EN ((uint)0x08000000) /* PHY enable */
  72. #define BCSR4_FETHCFG0 ((uint)0x04000000) /* PHY autoneg mode */
  73. #define BCSR4_FETHCFG1 ((uint)0x00400000) /* PHY autoneg mode */
  74. #define BCSR4_FETHFDE ((uint)0x02000000) /* PHY FDX advertise */
  75. #define BCSR4_FETHRST ((uint)0x00200000) /* PHY Reset */
  76. /* IO_BASE definition for pcmcia.
  77. */
  78. #define _IO_BASE 0x80000000
  79. #define _IO_BASE_SIZE 0x1000
  80. #ifdef CONFIG_IDE
  81. #define MAX_HWIFS 1
  82. #endif
  83. /* Interrupt level assignments.
  84. */
  85. #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
  86. /* We don't use the 8259.
  87. */
  88. #define NR_8259_INTS 0
  89. /* CPM Ethernet through SCC1 or SCC2 */
  90. #ifdef CONFIG_SCC1_ENET /* Probably 860 variant */
  91. /* Bits in parallel I/O port registers that have to be set/cleared
  92. * to configure the pins for SCC1 use.
  93. * TCLK - CLK1, RCLK - CLK2.
  94. */
  95. #define PA_ENET_RXD ((ushort)0x0001)
  96. #define PA_ENET_TXD ((ushort)0x0002)
  97. #define PA_ENET_TCLK ((ushort)0x0100)
  98. #define PA_ENET_RCLK ((ushort)0x0200)
  99. #define PB_ENET_TENA ((uint)0x00001000)
  100. #define PC_ENET_CLSN ((ushort)0x0010)
  101. #define PC_ENET_RENA ((ushort)0x0020)
  102. /* Control bits in the SICR to route TCLK (CLK1) and RCLK (CLK2) to
  103. * SCC1. Also, make sure GR1 (bit 24) and SC1 (bit 25) are zero.
  104. */
  105. #define SICR_ENET_MASK ((uint)0x000000ff)
  106. #define SICR_ENET_CLKRT ((uint)0x0000002c)
  107. #endif /* CONFIG_SCC1_ENET */
  108. #ifdef CONFIG_SCC2_ENET /* Probably 823/850 variant */
  109. /* Bits in parallel I/O port registers that have to be set/cleared
  110. * to configure the pins for SCC1 use.
  111. * TCLK - CLK1, RCLK - CLK2.
  112. */
  113. #define PA_ENET_RXD ((ushort)0x0004)
  114. #define PA_ENET_TXD ((ushort)0x0008)
  115. #define PA_ENET_TCLK ((ushort)0x0400)
  116. #define PA_ENET_RCLK ((ushort)0x0200)
  117. #define PB_ENET_TENA ((uint)0x00002000)
  118. #define PC_ENET_CLSN ((ushort)0x0040)
  119. #define PC_ENET_RENA ((ushort)0x0080)
  120. /* Control bits in the SICR to route TCLK and RCLK to
  121. * SCC2. Also, make sure GR1 (bit 24) and SC1 (bit 25) are zero.
  122. */
  123. #define SICR_ENET_MASK ((uint)0x0000ff00)
  124. #define SICR_ENET_CLKRT ((uint)0x00002e00)
  125. #endif /* CONFIG_SCC2_ENET */
  126. #endif /* __ASM_FADS_H__ */
  127. #endif /* __KERNEL__ */