ev64360.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. /*
  2. * arch/ppc/platforms/ev64360.h
  3. *
  4. * Definitions for Marvell EV-64360-BP Evaluation Board.
  5. *
  6. * Author: Lee Nicks <allinux@gmail.com>
  7. *
  8. * Based on code done by Rabeeh Khoury - rabeeh@galileo.co.il
  9. * Based on code done by Mark A. Greer <mgreer@mvista.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. */
  16. /*
  17. * The MV64360 has 2 PCI buses each with 1 window from the CPU bus to
  18. * PCI I/O space and 4 windows from the CPU bus to PCI MEM space.
  19. * We'll only use one PCI MEM window on each PCI bus.
  20. *
  21. * This is the CPU physical memory map (windows must be at least 64KB and start
  22. * on a boundary that is a multiple of the window size):
  23. *
  24. * 0x42000000-0x4203ffff - Internal SRAM
  25. * 0xf1000000-0xf100ffff - MV64360 Registers (CONFIG_MV64X60_NEW_BASE)
  26. * 0xfc800000-0xfcffffff - RTC
  27. * 0xff000000-0xffffffff - Boot window, 16 MB flash
  28. * 0xc0000000-0xc3ffffff - PCI I/O (second hose)
  29. * 0x80000000-0xbfffffff - PCI MEM (second hose)
  30. */
  31. #ifndef __PPC_PLATFORMS_EV64360_H
  32. #define __PPC_PLATFORMS_EV64360_H
  33. /* CPU Physical Memory Map setup. */
  34. #define EV64360_BOOT_WINDOW_BASE 0xff000000
  35. #define EV64360_BOOT_WINDOW_SIZE 0x01000000 /* 16 MB */
  36. #define EV64360_INTERNAL_SRAM_BASE 0x42000000
  37. #define EV64360_RTC_WINDOW_BASE 0xfc800000
  38. #define EV64360_RTC_WINDOW_SIZE 0x00800000 /* 8 MB */
  39. #define EV64360_PCI1_MEM_START_PROC_ADDR 0x80000000
  40. #define EV64360_PCI1_MEM_START_PCI_HI_ADDR 0x00000000
  41. #define EV64360_PCI1_MEM_START_PCI_LO_ADDR 0x80000000
  42. #define EV64360_PCI1_MEM_SIZE 0x40000000 /* 1 GB */
  43. #define EV64360_PCI1_IO_START_PROC_ADDR 0xc0000000
  44. #define EV64360_PCI1_IO_START_PCI_ADDR 0x00000000
  45. #define EV64360_PCI1_IO_SIZE 0x04000000 /* 64 MB */
  46. #define EV64360_DEFAULT_BAUD 115200
  47. #define EV64360_MPSC_CLK_SRC 8 /* TCLK */
  48. #define EV64360_MPSC_CLK_FREQ 133333333
  49. #define EV64360_MTD_RESERVED_SIZE 0x40000
  50. #define EV64360_MTD_JFFS2_SIZE 0xec0000
  51. #define EV64360_MTD_UBOOT_SIZE 0x100000
  52. #define EV64360_ETH0_PHY_ADDR 8
  53. #define EV64360_ETH1_PHY_ADDR 9
  54. #define EV64360_ETH2_PHY_ADDR 10
  55. #define EV64360_ETH_TX_QUEUE_SIZE 800
  56. #define EV64360_ETH_RX_QUEUE_SIZE 400
  57. #define EV64360_ETH_PORT_CONFIG_VALUE \
  58. ETH_UNICAST_NORMAL_MODE | \
  59. ETH_DEFAULT_RX_QUEUE_0 | \
  60. ETH_DEFAULT_RX_ARP_QUEUE_0 | \
  61. ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP | \
  62. ETH_RECEIVE_BC_IF_IP | \
  63. ETH_RECEIVE_BC_IF_ARP | \
  64. ETH_CAPTURE_TCP_FRAMES_DIS | \
  65. ETH_CAPTURE_UDP_FRAMES_DIS | \
  66. ETH_DEFAULT_RX_TCP_QUEUE_0 | \
  67. ETH_DEFAULT_RX_UDP_QUEUE_0 | \
  68. ETH_DEFAULT_RX_BPDU_QUEUE_0
  69. #define EV64360_ETH_PORT_CONFIG_EXTEND_VALUE \
  70. ETH_SPAN_BPDU_PACKETS_AS_NORMAL | \
  71. ETH_PARTITION_DISABLE
  72. #define GT_ETH_IPG_INT_RX(value) \
  73. ((value & 0x3fff) << 8)
  74. #define EV64360_ETH_PORT_SDMA_CONFIG_VALUE \
  75. ETH_RX_BURST_SIZE_4_64BIT | \
  76. GT_ETH_IPG_INT_RX(0) | \
  77. ETH_TX_BURST_SIZE_4_64BIT
  78. #define EV64360_ETH_PORT_SERIAL_CONTROL_VALUE \
  79. ETH_FORCE_LINK_PASS | \
  80. ETH_ENABLE_AUTO_NEG_FOR_DUPLX | \
  81. ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL | \
  82. ETH_ADV_SYMMETRIC_FLOW_CTRL | \
  83. ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX | \
  84. ETH_FORCE_BP_MODE_NO_JAM | \
  85. BIT9 | \
  86. ETH_DO_NOT_FORCE_LINK_FAIL | \
  87. ETH_RETRANSMIT_16_ATTEMPTS | \
  88. ETH_ENABLE_AUTO_NEG_SPEED_GMII | \
  89. ETH_DTE_ADV_0 | \
  90. ETH_DISABLE_AUTO_NEG_BYPASS | \
  91. ETH_AUTO_NEG_NO_CHANGE | \
  92. ETH_MAX_RX_PACKET_9700BYTE | \
  93. ETH_CLR_EXT_LOOPBACK | \
  94. ETH_SET_FULL_DUPLEX_MODE | \
  95. ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX
  96. static inline u32
  97. ev64360_bus_freq(void)
  98. {
  99. return 133333333;
  100. }
  101. #endif /* __PPC_PLATFORMS_EV64360_H */