ev64360.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /*
  2. * arch/ppc/platforms/ev64360.c
  3. *
  4. * Board setup routines for the Marvell EV-64360-BP Evaluation Board.
  5. *
  6. * Author: Lee Nicks <allinux@gmail.com>
  7. *
  8. * Based on code done by Rabeeh Khoury - rabeeh@galileo.co.il
  9. * Based on code done by - Mark A. Greer <mgreer@mvista.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. */
  16. #include <linux/config.h>
  17. #include <linux/kernel.h>
  18. #include <linux/pci.h>
  19. #include <linux/kdev_t.h>
  20. #include <linux/console.h>
  21. #include <linux/initrd.h>
  22. #include <linux/root_dev.h>
  23. #include <linux/delay.h>
  24. #include <linux/seq_file.h>
  25. #include <linux/bootmem.h>
  26. #include <linux/mtd/physmap.h>
  27. #include <linux/mv643xx.h>
  28. #ifdef CONFIG_BOOTIMG
  29. #include <linux/bootimg.h>
  30. #endif
  31. #include <asm/page.h>
  32. #include <asm/time.h>
  33. #include <asm/smp.h>
  34. #include <asm/todc.h>
  35. #include <asm/bootinfo.h>
  36. #include <asm/ppcboot.h>
  37. #include <asm/mv64x60.h>
  38. #include <platforms/ev64360.h>
  39. #define BOARD_VENDOR "Marvell"
  40. #define BOARD_MACHINE "EV-64360-BP"
  41. static struct mv64x60_handle bh;
  42. static void __iomem *sram_base;
  43. static u32 ev64360_flash_size_0;
  44. static u32 ev64360_flash_size_1;
  45. static u32 ev64360_bus_frequency;
  46. unsigned char __res[sizeof(bd_t)];
  47. static int __init
  48. ev64360_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
  49. {
  50. return 0;
  51. }
  52. static void __init
  53. ev64360_setup_bridge(void)
  54. {
  55. struct mv64x60_setup_info si;
  56. int i;
  57. memset(&si, 0, sizeof(si));
  58. si.phys_reg_base = CONFIG_MV64X60_NEW_BASE;
  59. #ifdef CONFIG_PCI
  60. si.pci_1.enable_bus = 1;
  61. si.pci_1.pci_io.cpu_base = EV64360_PCI1_IO_START_PROC_ADDR;
  62. si.pci_1.pci_io.pci_base_hi = 0;
  63. si.pci_1.pci_io.pci_base_lo = EV64360_PCI1_IO_START_PCI_ADDR;
  64. si.pci_1.pci_io.size = EV64360_PCI1_IO_SIZE;
  65. si.pci_1.pci_io.swap = MV64x60_CPU2PCI_SWAP_NONE;
  66. si.pci_1.pci_mem[0].cpu_base = EV64360_PCI1_MEM_START_PROC_ADDR;
  67. si.pci_1.pci_mem[0].pci_base_hi = EV64360_PCI1_MEM_START_PCI_HI_ADDR;
  68. si.pci_1.pci_mem[0].pci_base_lo = EV64360_PCI1_MEM_START_PCI_LO_ADDR;
  69. si.pci_1.pci_mem[0].size = EV64360_PCI1_MEM_SIZE;
  70. si.pci_1.pci_mem[0].swap = MV64x60_CPU2PCI_SWAP_NONE;
  71. si.pci_1.pci_cmd_bits = 0;
  72. si.pci_1.latency_timer = 0x80;
  73. #else
  74. si.pci_0.enable_bus = 0;
  75. si.pci_1.enable_bus = 0;
  76. #endif
  77. for (i = 0; i < MV64x60_CPU2MEM_WINDOWS; i++) {
  78. #if defined(CONFIG_NOT_COHERENT_CACHE)
  79. si.cpu_prot_options[i] = 0;
  80. si.enet_options[i] = MV64360_ENET2MEM_SNOOP_NONE;
  81. si.mpsc_options[i] = MV64360_MPSC2MEM_SNOOP_NONE;
  82. si.idma_options[i] = MV64360_IDMA2MEM_SNOOP_NONE;
  83. si.pci_1.acc_cntl_options[i] =
  84. MV64360_PCI_ACC_CNTL_SNOOP_NONE |
  85. MV64360_PCI_ACC_CNTL_SWAP_NONE |
  86. MV64360_PCI_ACC_CNTL_MBURST_128_BYTES |
  87. MV64360_PCI_ACC_CNTL_RDSIZE_256_BYTES;
  88. #else
  89. si.cpu_prot_options[i] = 0;
  90. si.enet_options[i] = MV64360_ENET2MEM_SNOOP_NONE; /* errata */
  91. si.mpsc_options[i] = MV64360_MPSC2MEM_SNOOP_NONE; /* errata */
  92. si.idma_options[i] = MV64360_IDMA2MEM_SNOOP_NONE; /* errata */
  93. si.pci_1.acc_cntl_options[i] =
  94. MV64360_PCI_ACC_CNTL_SNOOP_WB |
  95. MV64360_PCI_ACC_CNTL_SWAP_NONE |
  96. MV64360_PCI_ACC_CNTL_MBURST_32_BYTES |
  97. MV64360_PCI_ACC_CNTL_RDSIZE_32_BYTES;
  98. #endif
  99. }
  100. if (mv64x60_init(&bh, &si))
  101. printk(KERN_WARNING "Bridge initialization failed.\n");
  102. #ifdef CONFIG_PCI
  103. pci_dram_offset = 0; /* sys mem at same addr on PCI & cpu bus */
  104. ppc_md.pci_swizzle = common_swizzle;
  105. ppc_md.pci_map_irq = ev64360_map_irq;
  106. ppc_md.pci_exclude_device = mv64x60_pci_exclude_device;
  107. mv64x60_set_bus(&bh, 1, 0);
  108. bh.hose_b->first_busno = 0;
  109. bh.hose_b->last_busno = 0xff;
  110. #endif
  111. }
  112. /* Bridge & platform setup routines */
  113. void __init
  114. ev64360_intr_setup(void)
  115. {
  116. /* MPP 8, 9, and 10 */
  117. mv64x60_clr_bits(&bh, MV64x60_MPP_CNTL_1, 0xfff);
  118. /*
  119. * Define GPP 8,9,and 10 interrupt polarity as active low
  120. * input signal and level triggered
  121. */
  122. mv64x60_set_bits(&bh, MV64x60_GPP_LEVEL_CNTL, 0x700);
  123. mv64x60_clr_bits(&bh, MV64x60_GPP_IO_CNTL, 0x700);
  124. /* Config GPP intr ctlr to respond to level trigger */
  125. mv64x60_set_bits(&bh, MV64x60_COMM_ARBITER_CNTL, (1<<10));
  126. /* Erranum FEr PCI-#8 */
  127. mv64x60_clr_bits(&bh, MV64x60_PCI0_CMD, (1<<5) | (1<<9));
  128. mv64x60_clr_bits(&bh, MV64x60_PCI1_CMD, (1<<5) | (1<<9));
  129. /*
  130. * Dismiss and then enable interrupt on GPP interrupt cause
  131. * for CPU #0
  132. */
  133. mv64x60_write(&bh, MV64x60_GPP_INTR_CAUSE, ~0x700);
  134. mv64x60_set_bits(&bh, MV64x60_GPP_INTR_MASK, 0x700);
  135. /*
  136. * Dismiss and then enable interrupt on CPU #0 high cause reg
  137. * BIT25 summarizes GPP interrupts 8-15
  138. */
  139. mv64x60_set_bits(&bh, MV64360_IC_CPU0_INTR_MASK_HI, (1<<25));
  140. }
  141. void __init
  142. ev64360_setup_peripherals(void)
  143. {
  144. u32 base;
  145. /* Set up window for boot CS */
  146. mv64x60_set_32bit_window(&bh, MV64x60_CPU2BOOT_WIN,
  147. EV64360_BOOT_WINDOW_BASE, EV64360_BOOT_WINDOW_SIZE, 0);
  148. bh.ci->enable_window_32bit(&bh, MV64x60_CPU2BOOT_WIN);
  149. /* We only use the 32-bit flash */
  150. mv64x60_get_32bit_window(&bh, MV64x60_CPU2BOOT_WIN, &base,
  151. &ev64360_flash_size_0);
  152. ev64360_flash_size_1 = 0;
  153. mv64x60_set_32bit_window(&bh, MV64x60_CPU2DEV_1_WIN,
  154. EV64360_RTC_WINDOW_BASE, EV64360_RTC_WINDOW_SIZE, 0);
  155. bh.ci->enable_window_32bit(&bh, MV64x60_CPU2DEV_1_WIN);
  156. mv64x60_set_32bit_window(&bh, MV64x60_CPU2SRAM_WIN,
  157. EV64360_INTERNAL_SRAM_BASE, MV64360_SRAM_SIZE, 0);
  158. bh.ci->enable_window_32bit(&bh, MV64x60_CPU2SRAM_WIN);
  159. sram_base = ioremap(EV64360_INTERNAL_SRAM_BASE, MV64360_SRAM_SIZE);
  160. /* Set up Enet->SRAM window */
  161. mv64x60_set_32bit_window(&bh, MV64x60_ENET2MEM_4_WIN,
  162. EV64360_INTERNAL_SRAM_BASE, MV64360_SRAM_SIZE, 0x2);
  163. bh.ci->enable_window_32bit(&bh, MV64x60_ENET2MEM_4_WIN);
  164. /* Give enet r/w access to memory region */
  165. mv64x60_set_bits(&bh, MV64360_ENET2MEM_ACC_PROT_0, (0x3 << (4 << 1)));
  166. mv64x60_set_bits(&bh, MV64360_ENET2MEM_ACC_PROT_1, (0x3 << (4 << 1)));
  167. mv64x60_set_bits(&bh, MV64360_ENET2MEM_ACC_PROT_2, (0x3 << (4 << 1)));
  168. mv64x60_clr_bits(&bh, MV64x60_PCI1_PCI_DECODE_CNTL, (1 << 3));
  169. mv64x60_clr_bits(&bh, MV64x60_TIMR_CNTR_0_3_CNTL,
  170. ((1 << 0) | (1 << 8) | (1 << 16) | (1 << 24)));
  171. #if defined(CONFIG_NOT_COHERENT_CACHE)
  172. mv64x60_write(&bh, MV64360_SRAM_CONFIG, 0x00160000);
  173. #else
  174. mv64x60_write(&bh, MV64360_SRAM_CONFIG, 0x001600b2);
  175. #endif
  176. /*
  177. * Setting the SRAM to 0. Note that this generates parity errors on
  178. * internal data path in SRAM since it's first time accessing it
  179. * while after reset it's not configured.
  180. */
  181. memset(sram_base, 0, MV64360_SRAM_SIZE);
  182. /* set up PCI interrupt controller */
  183. ev64360_intr_setup();
  184. }
  185. static void __init
  186. ev64360_setup_arch(void)
  187. {
  188. if (ppc_md.progress)
  189. ppc_md.progress("ev64360_setup_arch: enter", 0);
  190. set_tb(0, 0);
  191. #ifdef CONFIG_BLK_DEV_INITRD
  192. if (initrd_start)
  193. ROOT_DEV = Root_RAM0;
  194. else
  195. #endif
  196. #ifdef CONFIG_ROOT_NFS
  197. ROOT_DEV = Root_NFS;
  198. #else
  199. ROOT_DEV = Root_SDA2;
  200. #endif
  201. /*
  202. * Set up the L2CR register.
  203. */
  204. _set_L2CR(L2CR_L2E | L2CR_L2PE);
  205. if (ppc_md.progress)
  206. ppc_md.progress("ev64360_setup_arch: calling setup_bridge", 0);
  207. ev64360_setup_bridge();
  208. ev64360_setup_peripherals();
  209. ev64360_bus_frequency = ev64360_bus_freq();
  210. printk(KERN_INFO "%s %s port (C) 2005 Lee Nicks "
  211. "(allinux@gmail.com)\n", BOARD_VENDOR, BOARD_MACHINE);
  212. if (ppc_md.progress)
  213. ppc_md.progress("ev64360_setup_arch: exit", 0);
  214. }
  215. /* Platform device data fixup routines. */
  216. #if defined(CONFIG_SERIAL_MPSC)
  217. static void __init
  218. ev64360_fixup_mpsc_pdata(struct platform_device *pdev)
  219. {
  220. struct mpsc_pdata *pdata;
  221. pdata = (struct mpsc_pdata *)pdev->dev.platform_data;
  222. pdata->max_idle = 40;
  223. pdata->default_baud = EV64360_DEFAULT_BAUD;
  224. pdata->brg_clk_src = EV64360_MPSC_CLK_SRC;
  225. /*
  226. * TCLK (not SysCLk) is routed to BRG, then to the MPSC. On most parts,
  227. * TCLK == SysCLK but on 64460, they are separate pins.
  228. * SysCLK can go up to 200 MHz but TCLK can only go up to 133 MHz.
  229. */
  230. pdata->brg_clk_freq = min(ev64360_bus_frequency, MV64x60_TCLK_FREQ_MAX);
  231. }
  232. #endif
  233. #if defined(CONFIG_MV643XX_ETH)
  234. static void __init
  235. ev64360_fixup_eth_pdata(struct platform_device *pdev)
  236. {
  237. struct mv643xx_eth_platform_data *eth_pd;
  238. static u16 phy_addr[] = {
  239. EV64360_ETH0_PHY_ADDR,
  240. EV64360_ETH1_PHY_ADDR,
  241. EV64360_ETH2_PHY_ADDR,
  242. };
  243. eth_pd = pdev->dev.platform_data;
  244. eth_pd->force_phy_addr = 1;
  245. eth_pd->phy_addr = phy_addr[pdev->id];
  246. eth_pd->tx_queue_size = EV64360_ETH_TX_QUEUE_SIZE;
  247. eth_pd->rx_queue_size = EV64360_ETH_RX_QUEUE_SIZE;
  248. }
  249. #endif
  250. static int __init
  251. ev64360_platform_notify(struct device *dev)
  252. {
  253. static struct {
  254. char *bus_id;
  255. void ((*rtn)(struct platform_device *pdev));
  256. } dev_map[] = {
  257. #if defined(CONFIG_SERIAL_MPSC)
  258. { MPSC_CTLR_NAME ".0", ev64360_fixup_mpsc_pdata },
  259. { MPSC_CTLR_NAME ".1", ev64360_fixup_mpsc_pdata },
  260. #endif
  261. #if defined(CONFIG_MV643XX_ETH)
  262. { MV643XX_ETH_NAME ".0", ev64360_fixup_eth_pdata },
  263. { MV643XX_ETH_NAME ".1", ev64360_fixup_eth_pdata },
  264. { MV643XX_ETH_NAME ".2", ev64360_fixup_eth_pdata },
  265. #endif
  266. };
  267. struct platform_device *pdev;
  268. int i;
  269. if (dev && dev->bus_id)
  270. for (i=0; i<ARRAY_SIZE(dev_map); i++)
  271. if (!strncmp(dev->bus_id, dev_map[i].bus_id,
  272. BUS_ID_SIZE)) {
  273. pdev = container_of(dev,
  274. struct platform_device, dev);
  275. dev_map[i].rtn(pdev);
  276. }
  277. return 0;
  278. }
  279. #ifdef CONFIG_MTD_PHYSMAP
  280. #ifndef MB
  281. #define MB (1 << 20)
  282. #endif
  283. /*
  284. * MTD Layout.
  285. *
  286. * FLASH Amount: 0xff000000 - 0xffffffff
  287. * ------------- -----------------------
  288. * Reserved: 0xff000000 - 0xff03ffff
  289. * JFFS2 file system: 0xff040000 - 0xffefffff
  290. * U-boot: 0xfff00000 - 0xffffffff
  291. */
  292. static int __init
  293. ev64360_setup_mtd(void)
  294. {
  295. u32 size;
  296. int ptbl_entries;
  297. static struct mtd_partition *ptbl;
  298. size = ev64360_flash_size_0 + ev64360_flash_size_1;
  299. if (!size)
  300. return -ENOMEM;
  301. ptbl_entries = 3;
  302. if ((ptbl = kmalloc(ptbl_entries * sizeof(struct mtd_partition),
  303. GFP_KERNEL)) == NULL) {
  304. printk(KERN_WARNING "Can't alloc MTD partition table\n");
  305. return -ENOMEM;
  306. }
  307. memset(ptbl, 0, ptbl_entries * sizeof(struct mtd_partition));
  308. ptbl[0].name = "reserved";
  309. ptbl[0].offset = 0;
  310. ptbl[0].size = EV64360_MTD_RESERVED_SIZE;
  311. ptbl[1].name = "jffs2";
  312. ptbl[1].offset = EV64360_MTD_RESERVED_SIZE;
  313. ptbl[1].size = EV64360_MTD_JFFS2_SIZE;
  314. ptbl[2].name = "U-BOOT";
  315. ptbl[2].offset = EV64360_MTD_RESERVED_SIZE + EV64360_MTD_JFFS2_SIZE;
  316. ptbl[2].size = EV64360_MTD_UBOOT_SIZE;
  317. physmap_map.size = size;
  318. physmap_set_partitions(ptbl, ptbl_entries);
  319. return 0;
  320. }
  321. arch_initcall(ev64360_setup_mtd);
  322. #endif
  323. static void
  324. ev64360_restart(char *cmd)
  325. {
  326. ulong i = 0xffffffff;
  327. volatile unsigned char * rtc_base = ioremap(EV64360_RTC_WINDOW_BASE,0x4000);
  328. /* issue hard reset */
  329. rtc_base[0xf] = 0x80;
  330. rtc_base[0xc] = 0x00;
  331. rtc_base[0xd] = 0x01;
  332. rtc_base[0xf] = 0x83;
  333. while (i-- > 0) ;
  334. panic("restart failed\n");
  335. }
  336. static void
  337. ev64360_halt(void)
  338. {
  339. while (1) ;
  340. /* NOTREACHED */
  341. }
  342. static void
  343. ev64360_power_off(void)
  344. {
  345. ev64360_halt();
  346. /* NOTREACHED */
  347. }
  348. static int
  349. ev64360_show_cpuinfo(struct seq_file *m)
  350. {
  351. seq_printf(m, "vendor\t\t: " BOARD_VENDOR "\n");
  352. seq_printf(m, "machine\t\t: " BOARD_MACHINE "\n");
  353. seq_printf(m, "bus speed\t: %dMHz\n", ev64360_bus_frequency/1000/1000);
  354. return 0;
  355. }
  356. static void __init
  357. ev64360_calibrate_decr(void)
  358. {
  359. u32 freq;
  360. freq = ev64360_bus_frequency / 4;
  361. printk(KERN_INFO "time_init: decrementer frequency = %lu.%.6lu MHz\n",
  362. (long)freq / 1000000, (long)freq % 1000000);
  363. tb_ticks_per_jiffy = freq / HZ;
  364. tb_to_us = mulhwu_scale_factor(freq, 1000000);
  365. }
  366. unsigned long __init
  367. ev64360_find_end_of_memory(void)
  368. {
  369. return mv64x60_get_mem_size(CONFIG_MV64X60_NEW_BASE,
  370. MV64x60_TYPE_MV64360);
  371. }
  372. static inline void
  373. ev64360_set_bat(void)
  374. {
  375. mb();
  376. mtspr(SPRN_DBAT2U, 0xf0001ffe);
  377. mtspr(SPRN_DBAT2L, 0xf000002a);
  378. mb();
  379. }
  380. #if defined(CONFIG_SERIAL_TEXT_DEBUG) && defined(CONFIG_SERIAL_MPSC_CONSOLE)
  381. static void __init
  382. ev64360_map_io(void)
  383. {
  384. io_block_mapping(CONFIG_MV64X60_NEW_BASE, \
  385. CONFIG_MV64X60_NEW_BASE, \
  386. 0x00020000, _PAGE_IO);
  387. }
  388. #endif
  389. void __init
  390. platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
  391. unsigned long r6, unsigned long r7)
  392. {
  393. parse_bootinfo(find_bootinfo());
  394. /* ASSUMPTION: If both r3 (bd_t pointer) and r6 (cmdline pointer)
  395. * are non-zero, then we should use the board info from the bd_t
  396. * structure and the cmdline pointed to by r6 instead of the
  397. * information from birecs, if any. Otherwise, use the information
  398. * from birecs as discovered by the preceeding call to
  399. * parse_bootinfo(). This rule should work with both PPCBoot, which
  400. * uses a bd_t board info structure, and the kernel boot wrapper,
  401. * which uses birecs.
  402. */
  403. if (r3 && r6) {
  404. /* copy board info structure */
  405. memcpy( (void *)__res,(void *)(r3+KERNELBASE), sizeof(bd_t) );
  406. /* copy command line */
  407. *(char *)(r7+KERNELBASE) = 0;
  408. strcpy(cmd_line, (char *)(r6+KERNELBASE));
  409. }
  410. #ifdef CONFIG_ISA
  411. isa_mem_base = 0;
  412. #endif
  413. ppc_md.setup_arch = ev64360_setup_arch;
  414. ppc_md.show_cpuinfo = ev64360_show_cpuinfo;
  415. ppc_md.init_IRQ = mv64360_init_irq;
  416. ppc_md.get_irq = mv64360_get_irq;
  417. ppc_md.restart = ev64360_restart;
  418. ppc_md.power_off = ev64360_power_off;
  419. ppc_md.halt = ev64360_halt;
  420. ppc_md.find_end_of_memory = ev64360_find_end_of_memory;
  421. ppc_md.calibrate_decr = ev64360_calibrate_decr;
  422. #if defined(CONFIG_SERIAL_TEXT_DEBUG) && defined(CONFIG_SERIAL_MPSC_CONSOLE)
  423. ppc_md.setup_io_mappings = ev64360_map_io;
  424. ppc_md.progress = mv64x60_mpsc_progress;
  425. mv64x60_progress_init(CONFIG_MV64X60_NEW_BASE);
  426. #endif
  427. #if defined(CONFIG_SERIAL_MPSC) || defined(CONFIG_MV643XX_ETH)
  428. platform_notify = ev64360_platform_notify;
  429. #endif
  430. ev64360_set_bat(); /* Need for ev64360_find_end_of_memory and progress */
  431. }