mpc85xx_cds_common.h 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * arch/ppc/platforms/85xx/mpc85xx_cds_common.h
  3. *
  4. * MPC85xx CDS board definitions
  5. *
  6. * Maintainer: Kumar Gala <kumar.gala@freescale.com>
  7. *
  8. * Copyright 2004 Freescale Semiconductor, Inc
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. */
  16. #ifndef __MACH_MPC85XX_CDS_H__
  17. #define __MACH_MPC85XX_CDS_H__
  18. #include <linux/config.h>
  19. #include <linux/serial.h>
  20. #include <asm/ppcboot.h>
  21. #include <linux/initrd.h>
  22. #include <syslib/ppc85xx_setup.h>
  23. #define BOARD_CCSRBAR ((uint)0xe0000000)
  24. #define CCSRBAR_SIZE ((uint)1024*1024)
  25. /* CADMUS info */
  26. #define CADMUS_BASE (0xf8004000)
  27. #define CADMUS_SIZE (256)
  28. #define CM_VER (0)
  29. #define CM_CSR (1)
  30. #define CM_RST (2)
  31. /* CDS NVRAM/RTC */
  32. #define CDS_RTC_ADDR (0xf8000000)
  33. #define CDS_RTC_SIZE (8 * 1024)
  34. /* PCI config */
  35. #define PCI1_CFG_ADDR_OFFSET (0x8000)
  36. #define PCI1_CFG_DATA_OFFSET (0x8004)
  37. #define PCI2_CFG_ADDR_OFFSET (0x9000)
  38. #define PCI2_CFG_DATA_OFFSET (0x9004)
  39. /* PCI interrupt controller */
  40. #define PIRQ0A MPC85xx_IRQ_EXT0
  41. #define PIRQ0B MPC85xx_IRQ_EXT1
  42. #define PIRQ0C MPC85xx_IRQ_EXT2
  43. #define PIRQ0D MPC85xx_IRQ_EXT3
  44. #define PIRQ1A MPC85xx_IRQ_EXT11
  45. /* PCI 1 memory map */
  46. #define MPC85XX_PCI1_LOWER_IO 0x00000000
  47. #define MPC85XX_PCI1_UPPER_IO 0x00ffffff
  48. #define MPC85XX_PCI1_LOWER_MEM 0x80000000
  49. #define MPC85XX_PCI1_UPPER_MEM 0x9fffffff
  50. #define MPC85XX_PCI1_IO_BASE 0xe2000000
  51. #define MPC85XX_PCI1_MEM_OFFSET 0x00000000
  52. #define MPC85XX_PCI1_IO_SIZE 0x01000000
  53. /* PCI 2 memory map */
  54. /* Note: the standard PPC fixups will cause IO space to get bumped by
  55. * hose->io_base_virt - isa_io_base => MPC85XX_PCI1_IO_SIZE */
  56. #define MPC85XX_PCI2_LOWER_IO 0x00000000
  57. #define MPC85XX_PCI2_UPPER_IO 0x00ffffff
  58. #define MPC85XX_PCI2_LOWER_MEM 0xa0000000
  59. #define MPC85XX_PCI2_UPPER_MEM 0xbfffffff
  60. #define MPC85XX_PCI2_IO_BASE 0xe3000000
  61. #define MPC85XX_PCI2_MEM_OFFSET 0x00000000
  62. #define MPC85XX_PCI2_IO_SIZE 0x01000000
  63. #define NR_8259_INTS 16
  64. #define CPM_IRQ_OFFSET NR_8259_INTS
  65. #endif /* __MACH_MPC85XX_CDS_H__ */