ebony.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * arch/ppc/platforms/4xx/ebony.c
  3. *
  4. * Ebony board specific routines
  5. *
  6. * Matt Porter <mporter@kernel.crashing.org>
  7. * Copyright 2002-2005 MontaVista Software Inc.
  8. *
  9. * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
  10. * Copyright (c) 2003-2005 Zultys Technologies
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/stddef.h>
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/reboot.h>
  23. #include <linux/pci.h>
  24. #include <linux/kdev_t.h>
  25. #include <linux/types.h>
  26. #include <linux/major.h>
  27. #include <linux/blkdev.h>
  28. #include <linux/console.h>
  29. #include <linux/delay.h>
  30. #include <linux/ide.h>
  31. #include <linux/initrd.h>
  32. #include <linux/irq.h>
  33. #include <linux/seq_file.h>
  34. #include <linux/root_dev.h>
  35. #include <linux/tty.h>
  36. #include <linux/serial.h>
  37. #include <linux/serial_core.h>
  38. #include <asm/system.h>
  39. #include <asm/pgtable.h>
  40. #include <asm/page.h>
  41. #include <asm/dma.h>
  42. #include <asm/io.h>
  43. #include <asm/machdep.h>
  44. #include <asm/ocp.h>
  45. #include <asm/pci-bridge.h>
  46. #include <asm/time.h>
  47. #include <asm/todc.h>
  48. #include <asm/bootinfo.h>
  49. #include <asm/ppc4xx_pic.h>
  50. #include <asm/ppcboot.h>
  51. #include <asm/tlbflush.h>
  52. #include <syslib/gen550.h>
  53. #include <syslib/ibm440gp_common.h>
  54. bd_t __res;
  55. static struct ibm44x_clocks clocks __initdata;
  56. /*
  57. * Ebony external IRQ triggering/polarity settings
  58. */
  59. unsigned char ppc4xx_uic_ext_irq_cfg[] __initdata = {
  60. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ0: PCI slot 0 */
  61. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ1: PCI slot 1 */
  62. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ2: PCI slot 2 */
  63. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ3: PCI slot 3 */
  64. (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE), /* IRQ4: IRDA */
  65. (IRQ_SENSE_EDGE | IRQ_POLARITY_NEGATIVE), /* IRQ5: SMI pushbutton */
  66. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ6: PHYs */
  67. (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE), /* IRQ7: AUX */
  68. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ8: EXT */
  69. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ9: EXT */
  70. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ10: EXT */
  71. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ11: EXT */
  72. (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE), /* IRQ12: EXT */
  73. };
  74. static void __init
  75. ebony_calibrate_decr(void)
  76. {
  77. unsigned int freq;
  78. /*
  79. * Determine system clock speed
  80. *
  81. * If we are on Rev. B silicon, then use
  82. * default external system clock. If we are
  83. * on Rev. C silicon then errata forces us to
  84. * use the internal clock.
  85. */
  86. switch (PVR_REV(mfspr(SPRN_PVR))) {
  87. case PVR_REV(PVR_440GP_RB):
  88. freq = EBONY_440GP_RB_SYSCLK;
  89. break;
  90. case PVR_REV(PVR_440GP_RC1):
  91. default:
  92. freq = EBONY_440GP_RC_SYSCLK;
  93. break;
  94. }
  95. ibm44x_calibrate_decr(freq);
  96. }
  97. static int
  98. ebony_show_cpuinfo(struct seq_file *m)
  99. {
  100. seq_printf(m, "vendor\t\t: IBM\n");
  101. seq_printf(m, "machine\t\t: Ebony\n");
  102. return 0;
  103. }
  104. static inline int
  105. ebony_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
  106. {
  107. static char pci_irq_table[][4] =
  108. /*
  109. * PCI IDSEL/INTPIN->INTLINE
  110. * A B C D
  111. */
  112. {
  113. { 23, 23, 23, 23 }, /* IDSEL 1 - PCI Slot 0 */
  114. { 24, 24, 24, 24 }, /* IDSEL 2 - PCI Slot 1 */
  115. { 25, 25, 25, 25 }, /* IDSEL 3 - PCI Slot 2 */
  116. { 26, 26, 26, 26 }, /* IDSEL 4 - PCI Slot 3 */
  117. };
  118. const long min_idsel = 1, max_idsel = 4, irqs_per_slot = 4;
  119. return PCI_IRQ_TABLE_LOOKUP;
  120. }
  121. #define PCIX_WRITEL(value, offset) \
  122. (writel(value, pcix_reg_base + offset))
  123. /*
  124. * FIXME: This is only here to "make it work". This will move
  125. * to a ibm_pcix.c which will contain a generic IBM PCIX bridge
  126. * configuration library. -Matt
  127. */
  128. static void __init
  129. ebony_setup_pcix(void)
  130. {
  131. void __iomem *pcix_reg_base;
  132. pcix_reg_base = ioremap64(PCIX0_REG_BASE, PCIX_REG_SIZE);
  133. /* Disable all windows */
  134. PCIX_WRITEL(0, PCIX0_POM0SA);
  135. PCIX_WRITEL(0, PCIX0_POM1SA);
  136. PCIX_WRITEL(0, PCIX0_POM2SA);
  137. PCIX_WRITEL(0, PCIX0_PIM0SA);
  138. PCIX_WRITEL(0, PCIX0_PIM1SA);
  139. PCIX_WRITEL(0, PCIX0_PIM2SA);
  140. /* Setup 2GB PLB->PCI outbound mem window (3_8000_0000->0_8000_0000) */
  141. PCIX_WRITEL(0x00000003, PCIX0_POM0LAH);
  142. PCIX_WRITEL(0x80000000, PCIX0_POM0LAL);
  143. PCIX_WRITEL(0x00000000, PCIX0_POM0PCIAH);
  144. PCIX_WRITEL(0x80000000, PCIX0_POM0PCIAL);
  145. PCIX_WRITEL(0x80000001, PCIX0_POM0SA);
  146. /* Setup 2GB PCI->PLB inbound memory window at 0, enable MSIs */
  147. PCIX_WRITEL(0x00000000, PCIX0_PIM0LAH);
  148. PCIX_WRITEL(0x00000000, PCIX0_PIM0LAL);
  149. PCIX_WRITEL(0x80000007, PCIX0_PIM0SA);
  150. eieio();
  151. }
  152. static void __init
  153. ebony_setup_hose(void)
  154. {
  155. struct pci_controller *hose;
  156. /* Configure windows on the PCI-X host bridge */
  157. ebony_setup_pcix();
  158. hose = pcibios_alloc_controller();
  159. if (!hose)
  160. return;
  161. hose->first_busno = 0;
  162. hose->last_busno = 0xff;
  163. hose->pci_mem_offset = EBONY_PCI_MEM_OFFSET;
  164. pci_init_resource(&hose->io_resource,
  165. EBONY_PCI_LOWER_IO,
  166. EBONY_PCI_UPPER_IO,
  167. IORESOURCE_IO,
  168. "PCI host bridge");
  169. pci_init_resource(&hose->mem_resources[0],
  170. EBONY_PCI_LOWER_MEM,
  171. EBONY_PCI_UPPER_MEM,
  172. IORESOURCE_MEM,
  173. "PCI host bridge");
  174. hose->io_space.start = EBONY_PCI_LOWER_IO;
  175. hose->io_space.end = EBONY_PCI_UPPER_IO;
  176. hose->mem_space.start = EBONY_PCI_LOWER_MEM;
  177. hose->mem_space.end = EBONY_PCI_UPPER_MEM;
  178. hose->io_base_virt = ioremap64(EBONY_PCI_IO_BASE, EBONY_PCI_IO_SIZE);
  179. isa_io_base = (unsigned long)hose->io_base_virt;
  180. setup_indirect_pci(hose,
  181. EBONY_PCI_CFGA_PLB32,
  182. EBONY_PCI_CFGD_PLB32);
  183. hose->set_cfg_type = 1;
  184. hose->last_busno = pciauto_bus_scan(hose, hose->first_busno);
  185. ppc_md.pci_swizzle = common_swizzle;
  186. ppc_md.pci_map_irq = ebony_map_irq;
  187. }
  188. TODC_ALLOC();
  189. static void __init
  190. ebony_early_serial_map(void)
  191. {
  192. struct uart_port port;
  193. /* Setup ioremapped serial port access */
  194. memset(&port, 0, sizeof(port));
  195. port.membase = ioremap64(PPC440GP_UART0_ADDR, 8);
  196. port.irq = 0;
  197. port.uartclk = clocks.uart0;
  198. port.regshift = 0;
  199. port.iotype = SERIAL_IO_MEM;
  200. port.flags = ASYNC_BOOT_AUTOCONF | ASYNC_SKIP_TEST;
  201. port.line = 0;
  202. if (early_serial_setup(&port) != 0) {
  203. printk("Early serial init of port 0 failed\n");
  204. }
  205. #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
  206. /* Configure debug serial access */
  207. gen550_init(0, &port);
  208. /* Purge TLB entry added in head_44x.S for early serial access */
  209. _tlbie(UART0_IO_BASE);
  210. #endif
  211. port.membase = ioremap64(PPC440GP_UART1_ADDR, 8);
  212. port.irq = 1;
  213. port.uartclk = clocks.uart1;
  214. port.line = 1;
  215. if (early_serial_setup(&port) != 0) {
  216. printk("Early serial init of port 1 failed\n");
  217. }
  218. #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
  219. /* Configure debug serial access */
  220. gen550_init(1, &port);
  221. #endif
  222. }
  223. static void __init
  224. ebony_setup_arch(void)
  225. {
  226. struct ocp_def *def;
  227. struct ocp_func_emac_data *emacdata;
  228. /* Set mac_addr for each EMAC */
  229. def = ocp_get_one_device(OCP_VENDOR_IBM, OCP_FUNC_EMAC, 0);
  230. emacdata = def->additions;
  231. emacdata->phy_map = 0x00000001; /* Skip 0x00 */
  232. emacdata->phy_mode = PHY_MODE_RMII;
  233. memcpy(emacdata->mac_addr, __res.bi_enetaddr, 6);
  234. def = ocp_get_one_device(OCP_VENDOR_IBM, OCP_FUNC_EMAC, 1);
  235. emacdata = def->additions;
  236. emacdata->phy_map = 0x00000001; /* Skip 0x00 */
  237. emacdata->phy_mode = PHY_MODE_RMII;
  238. memcpy(emacdata->mac_addr, __res.bi_enet1addr, 6);
  239. /*
  240. * Determine various clocks.
  241. * To be completely correct we should get SysClk
  242. * from FPGA, because it can be changed by on-board switches
  243. * --ebs
  244. */
  245. ibm440gp_get_clocks(&clocks, 33333333, 6 * 1843200);
  246. ocp_sys_info.opb_bus_freq = clocks.opb;
  247. /* Setup TODC access */
  248. TODC_INIT(TODC_TYPE_DS1743,
  249. 0,
  250. 0,
  251. ioremap64(EBONY_RTC_ADDR, EBONY_RTC_SIZE),
  252. 8);
  253. /* init to some ~sane value until calibrate_delay() runs */
  254. loops_per_jiffy = 50000000/HZ;
  255. /* Setup PCI host bridge */
  256. ebony_setup_hose();
  257. #ifdef CONFIG_BLK_DEV_INITRD
  258. if (initrd_start)
  259. ROOT_DEV = Root_RAM0;
  260. else
  261. #endif
  262. #ifdef CONFIG_ROOT_NFS
  263. ROOT_DEV = Root_NFS;
  264. #else
  265. ROOT_DEV = Root_HDA1;
  266. #endif
  267. ebony_early_serial_map();
  268. /* Identify the system */
  269. printk("IBM Ebony port (MontaVista Software, Inc. (source@mvista.com))\n");
  270. }
  271. void __init platform_init(unsigned long r3, unsigned long r4,
  272. unsigned long r5, unsigned long r6, unsigned long r7)
  273. {
  274. parse_bootinfo(find_bootinfo());
  275. /*
  276. * If we were passed in a board information, copy it into the
  277. * residual data area.
  278. */
  279. if (r3)
  280. __res = *(bd_t *)(r3 + KERNELBASE);
  281. ibm44x_platform_init();
  282. ppc_md.setup_arch = ebony_setup_arch;
  283. ppc_md.show_cpuinfo = ebony_show_cpuinfo;
  284. ppc_md.get_irq = NULL; /* Set in ppc4xx_pic_init() */
  285. ppc_md.calibrate_decr = ebony_calibrate_decr;
  286. ppc_md.time_init = todc_time_init;
  287. ppc_md.set_rtc_time = todc_set_rtc_time;
  288. ppc_md.get_rtc_time = todc_get_rtc_time;
  289. ppc_md.nvram_read_val = todc_direct_read_val;
  290. ppc_md.nvram_write_val = todc_direct_write_val;
  291. #ifdef CONFIG_KGDB
  292. ppc_md.early_serial_map = ebony_early_serial_map;
  293. #endif
  294. }