mmu_decl.h 2.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. /*
  2. * Declarations of procedures and variables shared between files
  3. * in arch/ppc/mm/.
  4. *
  5. * Derived from arch/ppc/mm/init.c:
  6. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  7. *
  8. * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
  9. * and Cort Dougan (PReP) (cort@cs.nmt.edu)
  10. * Copyright (C) 1996 Paul Mackerras
  11. * Amiga/APUS changes by Jesper Skov (jskov@cygnus.co.uk).
  12. *
  13. * Derived from "arch/i386/mm/init.c"
  14. * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License
  18. * as published by the Free Software Foundation; either version
  19. * 2 of the License, or (at your option) any later version.
  20. *
  21. */
  22. #include <asm/tlbflush.h>
  23. #include <asm/mmu.h>
  24. extern void mapin_ram(void);
  25. extern int map_page(unsigned long va, phys_addr_t pa, int flags);
  26. extern void setbat(int index, unsigned long virt, unsigned long phys,
  27. unsigned int size, int flags);
  28. extern void reserve_phys_mem(unsigned long start, unsigned long size);
  29. extern void settlbcam(int index, unsigned long virt, phys_addr_t phys,
  30. unsigned int size, int flags, unsigned int pid);
  31. extern void invalidate_tlbcam_entry(int index);
  32. extern int __map_without_bats;
  33. extern unsigned long ioremap_base;
  34. extern unsigned long ioremap_bot;
  35. extern unsigned int rtas_data, rtas_size;
  36. extern unsigned long total_memory;
  37. extern unsigned long total_lowmem;
  38. extern int mem_init_done;
  39. extern PTE *Hash, *Hash_end;
  40. extern unsigned long Hash_size, Hash_mask;
  41. extern unsigned int num_tlbcam_entries;
  42. /* ...and now those things that may be slightly different between processor
  43. * architectures. -- Dan
  44. */
  45. #if defined(CONFIG_8xx)
  46. #define flush_HPTE(X, va, pg) _tlbie(va)
  47. #define MMU_init_hw() do { } while(0)
  48. #define mmu_mapin_ram() (0UL)
  49. #elif defined(CONFIG_4xx)
  50. #define flush_HPTE(X, va, pg) _tlbie(va)
  51. extern void MMU_init_hw(void);
  52. extern unsigned long mmu_mapin_ram(void);
  53. #elif defined(CONFIG_FSL_BOOKE)
  54. #define flush_HPTE(X, va, pg) _tlbie(va)
  55. extern void MMU_init_hw(void);
  56. extern unsigned long mmu_mapin_ram(void);
  57. extern void adjust_total_lowmem(void);
  58. #else
  59. /* anything except 4xx or 8xx */
  60. extern void MMU_init_hw(void);
  61. extern unsigned long mmu_mapin_ram(void);
  62. /* Be careful....this needs to be updated if we ever encounter 603 SMPs,
  63. * which includes all new 82xx processors. We need tlbie/tlbsync here
  64. * in that case (I think). -- Dan.
  65. */
  66. static inline void flush_HPTE(unsigned context, unsigned long va,
  67. unsigned long pdval)
  68. {
  69. if ((Hash != 0) &&
  70. cpu_has_feature(CPU_FTR_HPTE_TABLE))
  71. flush_hash_pages(0, va, pdval, 1);
  72. else
  73. _tlbie(va);
  74. }
  75. #endif