math.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * arch/ppc/math-emu/math.c
  3. *
  4. * Copyright (C) 1999 Eddie C. Dost (ecd@atecom.com)
  5. */
  6. #include <linux/config.h>
  7. #include <linux/types.h>
  8. #include <linux/sched.h>
  9. #include <asm/uaccess.h>
  10. #include <asm/reg.h>
  11. #include "sfp-machine.h"
  12. #include "double.h"
  13. #define FLOATFUNC(x) extern int x(void *, void *, void *, void *)
  14. FLOATFUNC(fadd);
  15. FLOATFUNC(fadds);
  16. FLOATFUNC(fdiv);
  17. FLOATFUNC(fdivs);
  18. FLOATFUNC(fmul);
  19. FLOATFUNC(fmuls);
  20. FLOATFUNC(fsub);
  21. FLOATFUNC(fsubs);
  22. FLOATFUNC(fmadd);
  23. FLOATFUNC(fmadds);
  24. FLOATFUNC(fmsub);
  25. FLOATFUNC(fmsubs);
  26. FLOATFUNC(fnmadd);
  27. FLOATFUNC(fnmadds);
  28. FLOATFUNC(fnmsub);
  29. FLOATFUNC(fnmsubs);
  30. FLOATFUNC(fctiw);
  31. FLOATFUNC(fctiwz);
  32. FLOATFUNC(frsp);
  33. FLOATFUNC(fcmpo);
  34. FLOATFUNC(fcmpu);
  35. FLOATFUNC(mcrfs);
  36. FLOATFUNC(mffs);
  37. FLOATFUNC(mtfsb0);
  38. FLOATFUNC(mtfsb1);
  39. FLOATFUNC(mtfsf);
  40. FLOATFUNC(mtfsfi);
  41. FLOATFUNC(lfd);
  42. FLOATFUNC(lfs);
  43. FLOATFUNC(stfd);
  44. FLOATFUNC(stfs);
  45. FLOATFUNC(stfiwx);
  46. FLOATFUNC(fabs);
  47. FLOATFUNC(fmr);
  48. FLOATFUNC(fnabs);
  49. FLOATFUNC(fneg);
  50. /* Optional */
  51. FLOATFUNC(fres);
  52. FLOATFUNC(frsqrte);
  53. FLOATFUNC(fsel);
  54. FLOATFUNC(fsqrt);
  55. FLOATFUNC(fsqrts);
  56. #define OP31 0x1f /* 31 */
  57. #define LFS 0x30 /* 48 */
  58. #define LFSU 0x31 /* 49 */
  59. #define LFD 0x32 /* 50 */
  60. #define LFDU 0x33 /* 51 */
  61. #define STFS 0x34 /* 52 */
  62. #define STFSU 0x35 /* 53 */
  63. #define STFD 0x36 /* 54 */
  64. #define STFDU 0x37 /* 55 */
  65. #define OP59 0x3b /* 59 */
  66. #define OP63 0x3f /* 63 */
  67. /* Opcode 31: */
  68. /* X-Form: */
  69. #define LFSX 0x217 /* 535 */
  70. #define LFSUX 0x237 /* 567 */
  71. #define LFDX 0x257 /* 599 */
  72. #define LFDUX 0x277 /* 631 */
  73. #define STFSX 0x297 /* 663 */
  74. #define STFSUX 0x2b7 /* 695 */
  75. #define STFDX 0x2d7 /* 727 */
  76. #define STFDUX 0x2f7 /* 759 */
  77. #define STFIWX 0x3d7 /* 983 */
  78. /* Opcode 59: */
  79. /* A-Form: */
  80. #define FDIVS 0x012 /* 18 */
  81. #define FSUBS 0x014 /* 20 */
  82. #define FADDS 0x015 /* 21 */
  83. #define FSQRTS 0x016 /* 22 */
  84. #define FRES 0x018 /* 24 */
  85. #define FMULS 0x019 /* 25 */
  86. #define FMSUBS 0x01c /* 28 */
  87. #define FMADDS 0x01d /* 29 */
  88. #define FNMSUBS 0x01e /* 30 */
  89. #define FNMADDS 0x01f /* 31 */
  90. /* Opcode 63: */
  91. /* A-Form: */
  92. #define FDIV 0x012 /* 18 */
  93. #define FSUB 0x014 /* 20 */
  94. #define FADD 0x015 /* 21 */
  95. #define FSQRT 0x016 /* 22 */
  96. #define FSEL 0x017 /* 23 */
  97. #define FMUL 0x019 /* 25 */
  98. #define FRSQRTE 0x01a /* 26 */
  99. #define FMSUB 0x01c /* 28 */
  100. #define FMADD 0x01d /* 29 */
  101. #define FNMSUB 0x01e /* 30 */
  102. #define FNMADD 0x01f /* 31 */
  103. /* X-Form: */
  104. #define FCMPU 0x000 /* 0 */
  105. #define FRSP 0x00c /* 12 */
  106. #define FCTIW 0x00e /* 14 */
  107. #define FCTIWZ 0x00f /* 15 */
  108. #define FCMPO 0x020 /* 32 */
  109. #define MTFSB1 0x026 /* 38 */
  110. #define FNEG 0x028 /* 40 */
  111. #define MCRFS 0x040 /* 64 */
  112. #define MTFSB0 0x046 /* 70 */
  113. #define FMR 0x048 /* 72 */
  114. #define MTFSFI 0x086 /* 134 */
  115. #define FNABS 0x088 /* 136 */
  116. #define FABS 0x108 /* 264 */
  117. #define MFFS 0x247 /* 583 */
  118. #define MTFSF 0x2c7 /* 711 */
  119. #define AB 2
  120. #define AC 3
  121. #define ABC 4
  122. #define D 5
  123. #define DU 6
  124. #define X 7
  125. #define XA 8
  126. #define XB 9
  127. #define XCR 11
  128. #define XCRB 12
  129. #define XCRI 13
  130. #define XCRL 16
  131. #define XE 14
  132. #define XEU 15
  133. #define XFLB 10
  134. #ifdef CONFIG_MATH_EMULATION
  135. static int
  136. record_exception(struct pt_regs *regs, int eflag)
  137. {
  138. u32 fpscr;
  139. fpscr = __FPU_FPSCR;
  140. if (eflag) {
  141. fpscr |= FPSCR_FX;
  142. if (eflag & EFLAG_OVERFLOW)
  143. fpscr |= FPSCR_OX;
  144. if (eflag & EFLAG_UNDERFLOW)
  145. fpscr |= FPSCR_UX;
  146. if (eflag & EFLAG_DIVZERO)
  147. fpscr |= FPSCR_ZX;
  148. if (eflag & EFLAG_INEXACT)
  149. fpscr |= FPSCR_XX;
  150. if (eflag & EFLAG_VXSNAN)
  151. fpscr |= FPSCR_VXSNAN;
  152. if (eflag & EFLAG_VXISI)
  153. fpscr |= FPSCR_VXISI;
  154. if (eflag & EFLAG_VXIDI)
  155. fpscr |= FPSCR_VXIDI;
  156. if (eflag & EFLAG_VXZDZ)
  157. fpscr |= FPSCR_VXZDZ;
  158. if (eflag & EFLAG_VXIMZ)
  159. fpscr |= FPSCR_VXIMZ;
  160. if (eflag & EFLAG_VXVC)
  161. fpscr |= FPSCR_VXVC;
  162. if (eflag & EFLAG_VXSOFT)
  163. fpscr |= FPSCR_VXSOFT;
  164. if (eflag & EFLAG_VXSQRT)
  165. fpscr |= FPSCR_VXSQRT;
  166. if (eflag & EFLAG_VXCVI)
  167. fpscr |= FPSCR_VXCVI;
  168. }
  169. fpscr &= ~(FPSCR_VX);
  170. if (fpscr & (FPSCR_VXSNAN | FPSCR_VXISI | FPSCR_VXIDI |
  171. FPSCR_VXZDZ | FPSCR_VXIMZ | FPSCR_VXVC |
  172. FPSCR_VXSOFT | FPSCR_VXSQRT | FPSCR_VXCVI))
  173. fpscr |= FPSCR_VX;
  174. fpscr &= ~(FPSCR_FEX);
  175. if (((fpscr & FPSCR_VX) && (fpscr & FPSCR_VE)) ||
  176. ((fpscr & FPSCR_OX) && (fpscr & FPSCR_OE)) ||
  177. ((fpscr & FPSCR_UX) && (fpscr & FPSCR_UE)) ||
  178. ((fpscr & FPSCR_ZX) && (fpscr & FPSCR_ZE)) ||
  179. ((fpscr & FPSCR_XX) && (fpscr & FPSCR_XE)))
  180. fpscr |= FPSCR_FEX;
  181. __FPU_FPSCR = fpscr;
  182. return (fpscr & FPSCR_FEX) ? 1 : 0;
  183. }
  184. #endif /* CONFIG_MATH_EMULATION */
  185. int
  186. do_mathemu(struct pt_regs *regs)
  187. {
  188. void *op0 = 0, *op1 = 0, *op2 = 0, *op3 = 0;
  189. unsigned long pc = regs->nip;
  190. signed short sdisp;
  191. u32 insn = 0;
  192. int idx = 0;
  193. #ifdef CONFIG_MATH_EMULATION
  194. int (*func)(void *, void *, void *, void *);
  195. int type = 0;
  196. int eflag, trap;
  197. #endif
  198. if (get_user(insn, (u32 *)pc))
  199. return -EFAULT;
  200. #ifndef CONFIG_MATH_EMULATION
  201. switch (insn >> 26) {
  202. case LFD:
  203. idx = (insn >> 16) & 0x1f;
  204. sdisp = (insn & 0xffff);
  205. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  206. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  207. lfd(op0, op1, op2, op3);
  208. break;
  209. case LFDU:
  210. idx = (insn >> 16) & 0x1f;
  211. sdisp = (insn & 0xffff);
  212. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  213. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  214. lfd(op0, op1, op2, op3);
  215. regs->gpr[idx] = (unsigned long)op1;
  216. break;
  217. case STFD:
  218. idx = (insn >> 16) & 0x1f;
  219. sdisp = (insn & 0xffff);
  220. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  221. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  222. stfd(op0, op1, op2, op3);
  223. break;
  224. case STFDU:
  225. idx = (insn >> 16) & 0x1f;
  226. sdisp = (insn & 0xffff);
  227. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  228. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  229. stfd(op0, op1, op2, op3);
  230. regs->gpr[idx] = (unsigned long)op1;
  231. break;
  232. case OP63:
  233. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  234. op1 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  235. fmr(op0, op1, op2, op3);
  236. break;
  237. default:
  238. goto illegal;
  239. }
  240. #else /* CONFIG_MATH_EMULATION */
  241. switch (insn >> 26) {
  242. case LFS: func = lfs; type = D; break;
  243. case LFSU: func = lfs; type = DU; break;
  244. case LFD: func = lfd; type = D; break;
  245. case LFDU: func = lfd; type = DU; break;
  246. case STFS: func = stfs; type = D; break;
  247. case STFSU: func = stfs; type = DU; break;
  248. case STFD: func = stfd; type = D; break;
  249. case STFDU: func = stfd; type = DU; break;
  250. case OP31:
  251. switch ((insn >> 1) & 0x3ff) {
  252. case LFSX: func = lfs; type = XE; break;
  253. case LFSUX: func = lfs; type = XEU; break;
  254. case LFDX: func = lfd; type = XE; break;
  255. case LFDUX: func = lfd; type = XEU; break;
  256. case STFSX: func = stfs; type = XE; break;
  257. case STFSUX: func = stfs; type = XEU; break;
  258. case STFDX: func = stfd; type = XE; break;
  259. case STFDUX: func = stfd; type = XEU; break;
  260. case STFIWX: func = stfiwx; type = XE; break;
  261. default:
  262. goto illegal;
  263. }
  264. break;
  265. case OP59:
  266. switch ((insn >> 1) & 0x1f) {
  267. case FDIVS: func = fdivs; type = AB; break;
  268. case FSUBS: func = fsubs; type = AB; break;
  269. case FADDS: func = fadds; type = AB; break;
  270. case FSQRTS: func = fsqrts; type = AB; break;
  271. case FRES: func = fres; type = AB; break;
  272. case FMULS: func = fmuls; type = AC; break;
  273. case FMSUBS: func = fmsubs; type = ABC; break;
  274. case FMADDS: func = fmadds; type = ABC; break;
  275. case FNMSUBS: func = fnmsubs; type = ABC; break;
  276. case FNMADDS: func = fnmadds; type = ABC; break;
  277. default:
  278. goto illegal;
  279. }
  280. break;
  281. case OP63:
  282. if (insn & 0x20) {
  283. switch ((insn >> 1) & 0x1f) {
  284. case FDIV: func = fdiv; type = AB; break;
  285. case FSUB: func = fsub; type = AB; break;
  286. case FADD: func = fadd; type = AB; break;
  287. case FSQRT: func = fsqrt; type = AB; break;
  288. case FSEL: func = fsel; type = ABC; break;
  289. case FMUL: func = fmul; type = AC; break;
  290. case FRSQRTE: func = frsqrte; type = AB; break;
  291. case FMSUB: func = fmsub; type = ABC; break;
  292. case FMADD: func = fmadd; type = ABC; break;
  293. case FNMSUB: func = fnmsub; type = ABC; break;
  294. case FNMADD: func = fnmadd; type = ABC; break;
  295. default:
  296. goto illegal;
  297. }
  298. break;
  299. }
  300. switch ((insn >> 1) & 0x3ff) {
  301. case FCMPU: func = fcmpu; type = XCR; break;
  302. case FRSP: func = frsp; type = XB; break;
  303. case FCTIW: func = fctiw; type = XB; break;
  304. case FCTIWZ: func = fctiwz; type = XB; break;
  305. case FCMPO: func = fcmpo; type = XCR; break;
  306. case MTFSB1: func = mtfsb1; type = XCRB; break;
  307. case FNEG: func = fneg; type = XB; break;
  308. case MCRFS: func = mcrfs; type = XCRL; break;
  309. case MTFSB0: func = mtfsb0; type = XCRB; break;
  310. case FMR: func = fmr; type = XB; break;
  311. case MTFSFI: func = mtfsfi; type = XCRI; break;
  312. case FNABS: func = fnabs; type = XB; break;
  313. case FABS: func = fabs; type = XB; break;
  314. case MFFS: func = mffs; type = X; break;
  315. case MTFSF: func = mtfsf; type = XFLB; break;
  316. default:
  317. goto illegal;
  318. }
  319. break;
  320. default:
  321. goto illegal;
  322. }
  323. switch (type) {
  324. case AB:
  325. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  326. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  327. op2 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  328. break;
  329. case AC:
  330. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  331. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  332. op2 = (void *)&current->thread.fpr[(insn >> 6) & 0x1f];
  333. break;
  334. case ABC:
  335. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  336. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  337. op2 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  338. op3 = (void *)&current->thread.fpr[(insn >> 6) & 0x1f];
  339. break;
  340. case D:
  341. idx = (insn >> 16) & 0x1f;
  342. sdisp = (insn & 0xffff);
  343. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  344. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  345. break;
  346. case DU:
  347. idx = (insn >> 16) & 0x1f;
  348. if (!idx)
  349. goto illegal;
  350. sdisp = (insn & 0xffff);
  351. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  352. op1 = (void *)(regs->gpr[idx] + sdisp);
  353. break;
  354. case X:
  355. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  356. break;
  357. case XA:
  358. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  359. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  360. break;
  361. case XB:
  362. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  363. op1 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  364. break;
  365. case XE:
  366. idx = (insn >> 16) & 0x1f;
  367. if (!idx)
  368. goto illegal;
  369. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  370. op1 = (void *)(regs->gpr[idx] + regs->gpr[(insn >> 11) & 0x1f]);
  371. break;
  372. case XEU:
  373. idx = (insn >> 16) & 0x1f;
  374. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  375. op1 = (void *)((idx ? regs->gpr[idx] : 0)
  376. + regs->gpr[(insn >> 11) & 0x1f]);
  377. break;
  378. case XCR:
  379. op0 = (void *)&regs->ccr;
  380. op1 = (void *)((insn >> 23) & 0x7);
  381. op2 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  382. op3 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  383. break;
  384. case XCRL:
  385. op0 = (void *)&regs->ccr;
  386. op1 = (void *)((insn >> 23) & 0x7);
  387. op2 = (void *)((insn >> 18) & 0x7);
  388. break;
  389. case XCRB:
  390. op0 = (void *)((insn >> 21) & 0x1f);
  391. break;
  392. case XCRI:
  393. op0 = (void *)((insn >> 23) & 0x7);
  394. op1 = (void *)((insn >> 12) & 0xf);
  395. break;
  396. case XFLB:
  397. op0 = (void *)((insn >> 17) & 0xff);
  398. op1 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  399. break;
  400. default:
  401. goto illegal;
  402. }
  403. eflag = func(op0, op1, op2, op3);
  404. if (insn & 1) {
  405. regs->ccr &= ~(0x0f000000);
  406. regs->ccr |= (__FPU_FPSCR >> 4) & 0x0f000000;
  407. }
  408. trap = record_exception(regs, eflag);
  409. if (trap)
  410. return 1;
  411. switch (type) {
  412. case DU:
  413. case XEU:
  414. regs->gpr[idx] = (unsigned long)op1;
  415. break;
  416. default:
  417. break;
  418. }
  419. #endif /* CONFIG_MATH_EMULATION */
  420. regs->nip += 4;
  421. return 0;
  422. illegal:
  423. return -ENOSYS;
  424. }