mpsc_defs.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. /*
  2. * drivers/serial/mpsc/mpsc_defs.h
  3. *
  4. * Register definitions for the Marvell Multi-Protocol Serial Controller (MPSC),
  5. * Serial DMA Controller (SDMA), and Baud Rate Generator (BRG).
  6. *
  7. * Author: Mark A. Greer <mgreer@mvista.com>
  8. *
  9. * 2004 (c) MontaVista, Software, Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. */
  14. #ifndef _PPC_BOOT_MPSC_DEFS_H__
  15. #define _PPC_BOOT_MPSC_DEFS_H__
  16. #define MPSC_NUM_CTLRS 2
  17. /*
  18. *****************************************************************************
  19. *
  20. * Multi-Protocol Serial Controller Interface Registers
  21. *
  22. *****************************************************************************
  23. */
  24. /* Main Configuratino Register Offsets */
  25. #define MPSC_MMCRL 0x0000
  26. #define MPSC_MMCRH 0x0004
  27. #define MPSC_MPCR 0x0008
  28. #define MPSC_CHR_1 0x000c
  29. #define MPSC_CHR_2 0x0010
  30. #define MPSC_CHR_3 0x0014
  31. #define MPSC_CHR_4 0x0018
  32. #define MPSC_CHR_5 0x001c
  33. #define MPSC_CHR_6 0x0020
  34. #define MPSC_CHR_7 0x0024
  35. #define MPSC_CHR_8 0x0028
  36. #define MPSC_CHR_9 0x002c
  37. #define MPSC_CHR_10 0x0030
  38. #define MPSC_CHR_11 0x0034
  39. #define MPSC_MPCR_CL_5 0
  40. #define MPSC_MPCR_CL_6 1
  41. #define MPSC_MPCR_CL_7 2
  42. #define MPSC_MPCR_CL_8 3
  43. #define MPSC_MPCR_SBL_1 0
  44. #define MPSC_MPCR_SBL_2 3
  45. #define MPSC_CHR_2_TEV (1<<1)
  46. #define MPSC_CHR_2_TA (1<<7)
  47. #define MPSC_CHR_2_TTCS (1<<9)
  48. #define MPSC_CHR_2_REV (1<<17)
  49. #define MPSC_CHR_2_RA (1<<23)
  50. #define MPSC_CHR_2_CRD (1<<25)
  51. #define MPSC_CHR_2_EH (1<<31)
  52. #define MPSC_CHR_2_PAR_ODD 0
  53. #define MPSC_CHR_2_PAR_SPACE 1
  54. #define MPSC_CHR_2_PAR_EVEN 2
  55. #define MPSC_CHR_2_PAR_MARK 3
  56. /* MPSC Signal Routing */
  57. #define MPSC_MRR 0x0000
  58. #define MPSC_RCRR 0x0004
  59. #define MPSC_TCRR 0x0008
  60. /*
  61. *****************************************************************************
  62. *
  63. * Serial DMA Controller Interface Registers
  64. *
  65. *****************************************************************************
  66. */
  67. #define SDMA_SDC 0x0000
  68. #define SDMA_SDCM 0x0008
  69. #define SDMA_RX_DESC 0x0800
  70. #define SDMA_RX_BUF_PTR 0x0808
  71. #define SDMA_SCRDP 0x0810
  72. #define SDMA_TX_DESC 0x0c00
  73. #define SDMA_SCTDP 0x0c10
  74. #define SDMA_SFTDP 0x0c14
  75. #define SDMA_DESC_CMDSTAT_PE (1<<0)
  76. #define SDMA_DESC_CMDSTAT_CDL (1<<1)
  77. #define SDMA_DESC_CMDSTAT_FR (1<<3)
  78. #define SDMA_DESC_CMDSTAT_OR (1<<6)
  79. #define SDMA_DESC_CMDSTAT_BR (1<<9)
  80. #define SDMA_DESC_CMDSTAT_MI (1<<10)
  81. #define SDMA_DESC_CMDSTAT_A (1<<11)
  82. #define SDMA_DESC_CMDSTAT_AM (1<<12)
  83. #define SDMA_DESC_CMDSTAT_CT (1<<13)
  84. #define SDMA_DESC_CMDSTAT_C (1<<14)
  85. #define SDMA_DESC_CMDSTAT_ES (1<<15)
  86. #define SDMA_DESC_CMDSTAT_L (1<<16)
  87. #define SDMA_DESC_CMDSTAT_F (1<<17)
  88. #define SDMA_DESC_CMDSTAT_P (1<<18)
  89. #define SDMA_DESC_CMDSTAT_EI (1<<23)
  90. #define SDMA_DESC_CMDSTAT_O (1<<31)
  91. #define SDMA_DESC_DFLT (SDMA_DESC_CMDSTAT_O | \
  92. SDMA_DESC_CMDSTAT_EI)
  93. #define SDMA_SDC_RFT (1<<0)
  94. #define SDMA_SDC_SFM (1<<1)
  95. #define SDMA_SDC_BLMR (1<<6)
  96. #define SDMA_SDC_BLMT (1<<7)
  97. #define SDMA_SDC_POVR (1<<8)
  98. #define SDMA_SDC_RIFB (1<<9)
  99. #define SDMA_SDCM_ERD (1<<7)
  100. #define SDMA_SDCM_AR (1<<15)
  101. #define SDMA_SDCM_STD (1<<16)
  102. #define SDMA_SDCM_TXD (1<<23)
  103. #define SDMA_SDCM_AT (1<<31)
  104. #define SDMA_0_CAUSE_RXBUF (1<<0)
  105. #define SDMA_0_CAUSE_RXERR (1<<1)
  106. #define SDMA_0_CAUSE_TXBUF (1<<2)
  107. #define SDMA_0_CAUSE_TXEND (1<<3)
  108. #define SDMA_1_CAUSE_RXBUF (1<<8)
  109. #define SDMA_1_CAUSE_RXERR (1<<9)
  110. #define SDMA_1_CAUSE_TXBUF (1<<10)
  111. #define SDMA_1_CAUSE_TXEND (1<<11)
  112. #define SDMA_CAUSE_RX_MASK (SDMA_0_CAUSE_RXBUF | SDMA_0_CAUSE_RXERR | \
  113. SDMA_1_CAUSE_RXBUF | SDMA_1_CAUSE_RXERR)
  114. #define SDMA_CAUSE_TX_MASK (SDMA_0_CAUSE_TXBUF | SDMA_0_CAUSE_TXEND | \
  115. SDMA_1_CAUSE_TXBUF | SDMA_1_CAUSE_TXEND)
  116. /* SDMA Interrupt registers */
  117. #define SDMA_INTR_CAUSE 0x0000
  118. #define SDMA_INTR_MASK 0x0080
  119. /*
  120. *****************************************************************************
  121. *
  122. * Baud Rate Generator Interface Registers
  123. *
  124. *****************************************************************************
  125. */
  126. #define BRG_BCR 0x0000
  127. #define BRG_BTR 0x0004
  128. #endif /*_PPC_BOOT_MPSC_DEFS_H__ */