unaligned.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816
  1. /*
  2. * Unaligned memory access handler
  3. *
  4. * Copyright (C) 2001 Randolph Chung <tausq@debian.org>
  5. * Significantly tweaked by LaMont Jones <lamont@debian.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. *
  21. */
  22. #include <linux/config.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <asm/uaccess.h>
  26. /* #define DEBUG_UNALIGNED 1 */
  27. #ifdef DEBUG_UNALIGNED
  28. #define DPRINTF(fmt, args...) do { printk(KERN_DEBUG "%s:%d:%s ", __FILE__, __LINE__, __FUNCTION__ ); printk(KERN_DEBUG fmt, ##args ); } while (0)
  29. #else
  30. #define DPRINTF(fmt, args...)
  31. #endif
  32. #ifdef __LP64__
  33. #define RFMT "%016lx"
  34. #else
  35. #define RFMT "%08lx"
  36. #endif
  37. #define FIXUP_BRANCH(lbl) \
  38. "\tldil L%%" #lbl ", %%r1\n" \
  39. "\tldo R%%" #lbl "(%%r1), %%r1\n" \
  40. "\tbv,n %%r0(%%r1)\n"
  41. /* 1111 1100 0000 0000 0001 0011 1100 0000 */
  42. #define OPCODE1(a,b,c) ((a)<<26|(b)<<12|(c)<<6)
  43. #define OPCODE2(a,b) ((a)<<26|(b)<<1)
  44. #define OPCODE3(a,b) ((a)<<26|(b)<<2)
  45. #define OPCODE4(a) ((a)<<26)
  46. #define OPCODE1_MASK OPCODE1(0x3f,1,0xf)
  47. #define OPCODE2_MASK OPCODE2(0x3f,1)
  48. #define OPCODE3_MASK OPCODE3(0x3f,1)
  49. #define OPCODE4_MASK OPCODE4(0x3f)
  50. /* skip LDB - never unaligned (index) */
  51. #define OPCODE_LDH_I OPCODE1(0x03,0,0x1)
  52. #define OPCODE_LDW_I OPCODE1(0x03,0,0x2)
  53. #define OPCODE_LDD_I OPCODE1(0x03,0,0x3)
  54. #define OPCODE_LDDA_I OPCODE1(0x03,0,0x4)
  55. #define OPCODE_LDCD_I OPCODE1(0x03,0,0x5)
  56. #define OPCODE_LDWA_I OPCODE1(0x03,0,0x6)
  57. #define OPCODE_LDCW_I OPCODE1(0x03,0,0x7)
  58. /* skip LDB - never unaligned (short) */
  59. #define OPCODE_LDH_S OPCODE1(0x03,1,0x1)
  60. #define OPCODE_LDW_S OPCODE1(0x03,1,0x2)
  61. #define OPCODE_LDD_S OPCODE1(0x03,1,0x3)
  62. #define OPCODE_LDDA_S OPCODE1(0x03,1,0x4)
  63. #define OPCODE_LDCD_S OPCODE1(0x03,1,0x5)
  64. #define OPCODE_LDWA_S OPCODE1(0x03,1,0x6)
  65. #define OPCODE_LDCW_S OPCODE1(0x03,1,0x7)
  66. /* skip STB - never unaligned */
  67. #define OPCODE_STH OPCODE1(0x03,1,0x9)
  68. #define OPCODE_STW OPCODE1(0x03,1,0xa)
  69. #define OPCODE_STD OPCODE1(0x03,1,0xb)
  70. /* skip STBY - never unaligned */
  71. /* skip STDBY - never unaligned */
  72. #define OPCODE_STWA OPCODE1(0x03,1,0xe)
  73. #define OPCODE_STDA OPCODE1(0x03,1,0xf)
  74. #define OPCODE_FLDWX OPCODE1(0x09,0,0x0)
  75. #define OPCODE_FLDWXR OPCODE1(0x09,0,0x1)
  76. #define OPCODE_FSTWX OPCODE1(0x09,0,0x8)
  77. #define OPCODE_FSTWXR OPCODE1(0x09,0,0x9)
  78. #define OPCODE_FLDWS OPCODE1(0x09,1,0x0)
  79. #define OPCODE_FLDWSR OPCODE1(0x09,1,0x1)
  80. #define OPCODE_FSTWS OPCODE1(0x09,1,0x8)
  81. #define OPCODE_FSTWSR OPCODE1(0x09,1,0x9)
  82. #define OPCODE_FLDDX OPCODE1(0x0b,0,0x0)
  83. #define OPCODE_FSTDX OPCODE1(0x0b,0,0x8)
  84. #define OPCODE_FLDDS OPCODE1(0x0b,1,0x0)
  85. #define OPCODE_FSTDS OPCODE1(0x0b,1,0x8)
  86. #define OPCODE_LDD_L OPCODE2(0x14,0)
  87. #define OPCODE_FLDD_L OPCODE2(0x14,1)
  88. #define OPCODE_STD_L OPCODE2(0x1c,0)
  89. #define OPCODE_FSTD_L OPCODE2(0x1c,1)
  90. #define OPCODE_LDW_M OPCODE3(0x17,1)
  91. #define OPCODE_FLDW_L OPCODE3(0x17,0)
  92. #define OPCODE_FSTW_L OPCODE3(0x1f,0)
  93. #define OPCODE_STW_M OPCODE3(0x1f,1)
  94. #define OPCODE_LDH_L OPCODE4(0x11)
  95. #define OPCODE_LDW_L OPCODE4(0x12)
  96. #define OPCODE_LDWM OPCODE4(0x13)
  97. #define OPCODE_STH_L OPCODE4(0x19)
  98. #define OPCODE_STW_L OPCODE4(0x1A)
  99. #define OPCODE_STWM OPCODE4(0x1B)
  100. #define MAJOR_OP(i) (((i)>>26)&0x3f)
  101. #define R1(i) (((i)>>21)&0x1f)
  102. #define R2(i) (((i)>>16)&0x1f)
  103. #define R3(i) ((i)&0x1f)
  104. #define FR3(i) ((((i)<<1)&0x1f)|(((i)>>6)&1))
  105. #define IM(i,n) (((i)>>1&((1<<(n-1))-1))|((i)&1?((0-1L)<<(n-1)):0))
  106. #define IM5_2(i) IM((i)>>16,5)
  107. #define IM5_3(i) IM((i),5)
  108. #define IM14(i) IM((i),14)
  109. #define ERR_NOTHANDLED -1
  110. #define ERR_PAGEFAULT -2
  111. int unaligned_enabled = 1;
  112. void die_if_kernel (char *str, struct pt_regs *regs, long err);
  113. static int emulate_ldh(struct pt_regs *regs, int toreg)
  114. {
  115. unsigned long saddr = regs->ior;
  116. unsigned long val = 0;
  117. int ret;
  118. DPRINTF("load " RFMT ":" RFMT " to r%d for 2 bytes\n",
  119. regs->isr, regs->ior, toreg);
  120. __asm__ __volatile__ (
  121. " mtsp %4, %%sr1\n"
  122. "1: ldbs 0(%%sr1,%3), %%r20\n"
  123. "2: ldbs 1(%%sr1,%3), %0\n"
  124. " depw %%r20, 23, 24, %0\n"
  125. " copy %%r0, %1\n"
  126. "3: \n"
  127. " .section .fixup,\"ax\"\n"
  128. "4: ldi -2, %1\n"
  129. FIXUP_BRANCH(3b)
  130. " .previous\n"
  131. " .section __ex_table,\"aw\"\n"
  132. #ifdef __LP64__
  133. " .dword 1b,4b\n"
  134. " .dword 2b,4b\n"
  135. #else
  136. " .word 1b,4b\n"
  137. " .word 2b,4b\n"
  138. #endif
  139. " .previous\n"
  140. : "=r" (val), "=r" (ret)
  141. : "0" (val), "r" (saddr), "r" (regs->isr)
  142. : "r20" );
  143. DPRINTF("val = 0x" RFMT "\n", val);
  144. if (toreg)
  145. regs->gr[toreg] = val;
  146. return ret;
  147. }
  148. static int emulate_ldw(struct pt_regs *regs, int toreg, int flop)
  149. {
  150. unsigned long saddr = regs->ior;
  151. unsigned long val = 0;
  152. int ret;
  153. DPRINTF("load " RFMT ":" RFMT " to r%d for 4 bytes\n",
  154. regs->isr, regs->ior, toreg);
  155. __asm__ __volatile__ (
  156. " zdep %3,28,2,%%r19\n" /* r19=(ofs&3)*8 */
  157. " mtsp %4, %%sr1\n"
  158. " depw %%r0,31,2,%3\n"
  159. "1: ldw 0(%%sr1,%3),%0\n"
  160. "2: ldw 4(%%sr1,%3),%%r20\n"
  161. " subi 32,%%r19,%%r19\n"
  162. " mtctl %%r19,11\n"
  163. " vshd %0,%%r20,%0\n"
  164. " copy %%r0, %1\n"
  165. "3: \n"
  166. " .section .fixup,\"ax\"\n"
  167. "4: ldi -2, %1\n"
  168. FIXUP_BRANCH(3b)
  169. " .previous\n"
  170. " .section __ex_table,\"aw\"\n"
  171. #ifdef __LP64__
  172. " .dword 1b,4b\n"
  173. " .dword 2b,4b\n"
  174. #else
  175. " .word 1b,4b\n"
  176. " .word 2b,4b\n"
  177. #endif
  178. " .previous\n"
  179. : "=r" (val), "=r" (ret)
  180. : "0" (val), "r" (saddr), "r" (regs->isr)
  181. : "r19", "r20" );
  182. DPRINTF("val = 0x" RFMT "\n", val);
  183. if (flop)
  184. ((__u32*)(regs->fr))[toreg] = val;
  185. else if (toreg)
  186. regs->gr[toreg] = val;
  187. return ret;
  188. }
  189. static int emulate_ldd(struct pt_regs *regs, int toreg, int flop)
  190. {
  191. unsigned long saddr = regs->ior;
  192. __u64 val = 0;
  193. int ret;
  194. DPRINTF("load " RFMT ":" RFMT " to r%d for 8 bytes\n",
  195. regs->isr, regs->ior, toreg);
  196. #ifdef CONFIG_PA20
  197. #ifndef __LP64__
  198. if (!flop)
  199. return -1;
  200. #endif
  201. __asm__ __volatile__ (
  202. " depd,z %3,60,3,%%r19\n" /* r19=(ofs&7)*8 */
  203. " mtsp %4, %%sr1\n"
  204. " depd %%r0,63,3,%3\n"
  205. "1: ldd 0(%%sr1,%3),%0\n"
  206. "2: ldd 8(%%sr1,%3),%%r20\n"
  207. " subi 64,%%r19,%%r19\n"
  208. " mtsar %%r19\n"
  209. " shrpd %0,%%r20,%%sar,%0\n"
  210. " copy %%r0, %1\n"
  211. "3: \n"
  212. " .section .fixup,\"ax\"\n"
  213. "4: ldi -2, %1\n"
  214. FIXUP_BRANCH(3b)
  215. " .previous\n"
  216. " .section __ex_table,\"aw\"\n"
  217. #ifdef __LP64__
  218. " .dword 1b,4b\n"
  219. " .dword 2b,4b\n"
  220. #else
  221. " .word 1b,4b\n"
  222. " .word 2b,4b\n"
  223. #endif
  224. " .previous\n"
  225. : "=r" (val), "=r" (ret)
  226. : "0" (val), "r" (saddr), "r" (regs->isr)
  227. : "r19", "r20" );
  228. #else
  229. {
  230. unsigned long valh=0,vall=0;
  231. __asm__ __volatile__ (
  232. " zdep %5,29,2,%%r19\n" /* r19=(ofs&3)*8 */
  233. " mtsp %6, %%sr1\n"
  234. " dep %%r0,31,2,%5\n"
  235. "1: ldw 0(%%sr1,%5),%0\n"
  236. "2: ldw 4(%%sr1,%5),%1\n"
  237. "3: ldw 8(%%sr1,%5),%%r20\n"
  238. " subi 32,%%r19,%%r19\n"
  239. " mtsar %%r19\n"
  240. " vshd %0,%1,%0\n"
  241. " vshd %1,%%r20,%1\n"
  242. " copy %%r0, %2\n"
  243. "4: \n"
  244. " .section .fixup,\"ax\"\n"
  245. "5: ldi -2, %2\n"
  246. FIXUP_BRANCH(4b)
  247. " .previous\n"
  248. " .section __ex_table,\"aw\"\n"
  249. #ifdef __LP64__
  250. " .dword 1b,5b\n"
  251. " .dword 2b,5b\n"
  252. " .dword 3b,5b\n"
  253. #else
  254. " .word 1b,5b\n"
  255. " .word 2b,5b\n"
  256. " .word 3b,5b\n"
  257. #endif
  258. " .previous\n"
  259. : "=r" (valh), "=r" (vall), "=r" (ret)
  260. : "0" (valh), "1" (vall), "r" (saddr), "r" (regs->isr)
  261. : "r19", "r20" );
  262. val=((__u64)valh<<32)|(__u64)vall;
  263. }
  264. #endif
  265. DPRINTF("val = 0x%llx\n", val);
  266. if (flop)
  267. regs->fr[toreg] = val;
  268. else if (toreg)
  269. regs->gr[toreg] = val;
  270. return ret;
  271. }
  272. static int emulate_sth(struct pt_regs *regs, int frreg)
  273. {
  274. unsigned long val = regs->gr[frreg];
  275. int ret;
  276. if (!frreg)
  277. val = 0;
  278. DPRINTF("store r%d (0x" RFMT ") to " RFMT ":" RFMT " for 2 bytes\n", frreg,
  279. val, regs->isr, regs->ior);
  280. __asm__ __volatile__ (
  281. " mtsp %3, %%sr1\n"
  282. " extrw,u %1, 23, 8, %%r19\n"
  283. "1: stb %1, 1(%%sr1, %2)\n"
  284. "2: stb %%r19, 0(%%sr1, %2)\n"
  285. " copy %%r0, %0\n"
  286. "3: \n"
  287. " .section .fixup,\"ax\"\n"
  288. "4: ldi -2, %0\n"
  289. FIXUP_BRANCH(3b)
  290. " .previous\n"
  291. " .section __ex_table,\"aw\"\n"
  292. #ifdef __LP64__
  293. " .dword 1b,4b\n"
  294. " .dword 2b,4b\n"
  295. #else
  296. " .word 1b,4b\n"
  297. " .word 2b,4b\n"
  298. #endif
  299. " .previous\n"
  300. : "=r" (ret)
  301. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  302. : "r19" );
  303. return ret;
  304. }
  305. static int emulate_stw(struct pt_regs *regs, int frreg, int flop)
  306. {
  307. unsigned long val;
  308. int ret;
  309. if (flop)
  310. val = ((__u32*)(regs->fr))[frreg];
  311. else if (frreg)
  312. val = regs->gr[frreg];
  313. else
  314. val = 0;
  315. DPRINTF("store r%d (0x" RFMT ") to " RFMT ":" RFMT " for 4 bytes\n", frreg,
  316. val, regs->isr, regs->ior);
  317. __asm__ __volatile__ (
  318. " mtsp %3, %%sr1\n"
  319. " zdep %2, 28, 2, %%r19\n"
  320. " dep %%r0, 31, 2, %2\n"
  321. " mtsar %%r19\n"
  322. " depwi,z -2, %%sar, 32, %%r19\n"
  323. "1: ldw 0(%%sr1,%2),%%r20\n"
  324. "2: ldw 4(%%sr1,%2),%%r21\n"
  325. " vshd %%r0, %1, %%r22\n"
  326. " vshd %1, %%r0, %%r1\n"
  327. " and %%r20, %%r19, %%r20\n"
  328. " andcm %%r21, %%r19, %%r21\n"
  329. " or %%r22, %%r20, %%r20\n"
  330. " or %%r1, %%r21, %%r21\n"
  331. " stw %%r20,0(%%sr1,%2)\n"
  332. " stw %%r21,4(%%sr1,%2)\n"
  333. " copy %%r0, %0\n"
  334. "3: \n"
  335. " .section .fixup,\"ax\"\n"
  336. "4: ldi -2, %0\n"
  337. FIXUP_BRANCH(3b)
  338. " .previous\n"
  339. " .section __ex_table,\"aw\"\n"
  340. #ifdef __LP64__
  341. " .dword 1b,4b\n"
  342. " .dword 2b,4b\n"
  343. #else
  344. " .word 1b,4b\n"
  345. " .word 2b,4b\n"
  346. #endif
  347. " .previous\n"
  348. : "=r" (ret)
  349. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  350. : "r19", "r20", "r21", "r22", "r1" );
  351. return 0;
  352. }
  353. static int emulate_std(struct pt_regs *regs, int frreg, int flop)
  354. {
  355. __u64 val;
  356. int ret;
  357. if (flop)
  358. val = regs->fr[frreg];
  359. else if (frreg)
  360. val = regs->gr[frreg];
  361. else
  362. val = 0;
  363. DPRINTF("store r%d (0x%016llx) to " RFMT ":" RFMT " for 8 bytes\n", frreg,
  364. val, regs->isr, regs->ior);
  365. #ifdef CONFIG_PA20
  366. #ifndef __LP64__
  367. if (!flop)
  368. return -1;
  369. #endif
  370. __asm__ __volatile__ (
  371. " mtsp %3, %%sr1\n"
  372. " depd,z %2, 60, 3, %%r19\n"
  373. " depd %%r0, 63, 3, %2\n"
  374. " mtsar %%r19\n"
  375. " depdi,z -2, %%sar, 64, %%r19\n"
  376. "1: ldd 0(%%sr1,%2),%%r20\n"
  377. "2: ldd 8(%%sr1,%2),%%r21\n"
  378. " shrpd %%r0, %1, %%sar, %%r22\n"
  379. " shrpd %1, %%r0, %%sar, %%r1\n"
  380. " and %%r20, %%r19, %%r20\n"
  381. " andcm %%r21, %%r19, %%r21\n"
  382. " or %%r22, %%r20, %%r20\n"
  383. " or %%r1, %%r21, %%r21\n"
  384. "3: std %%r20,0(%%sr1,%2)\n"
  385. "4: std %%r21,8(%%sr1,%2)\n"
  386. " copy %%r0, %0\n"
  387. "5: \n"
  388. " .section .fixup,\"ax\"\n"
  389. "6: ldi -2, %0\n"
  390. FIXUP_BRANCH(5b)
  391. " .previous\n"
  392. " .section __ex_table,\"aw\"\n"
  393. #ifdef __LP64__
  394. " .dword 1b,6b\n"
  395. " .dword 2b,6b\n"
  396. " .dword 3b,6b\n"
  397. " .dword 4b,6b\n"
  398. #else
  399. " .word 1b,6b\n"
  400. " .word 2b,6b\n"
  401. " .word 3b,6b\n"
  402. " .word 4b,6b\n"
  403. #endif
  404. " .previous\n"
  405. : "=r" (ret)
  406. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  407. : "r19", "r20", "r21", "r22", "r1" );
  408. #else
  409. {
  410. unsigned long valh=(val>>32),vall=(val&0xffffffffl);
  411. __asm__ __volatile__ (
  412. " mtsp %4, %%sr1\n"
  413. " zdep %2, 29, 2, %%r19\n"
  414. " dep %%r0, 31, 2, %2\n"
  415. " mtsar %%r19\n"
  416. " zvdepi -2, 32, %%r19\n"
  417. "1: ldw 0(%%sr1,%3),%%r20\n"
  418. "2: ldw 8(%%sr1,%3),%%r21\n"
  419. " vshd %1, %2, %%r1\n"
  420. " vshd %%r0, %1, %1\n"
  421. " vshd %2, %%r0, %2\n"
  422. " and %%r20, %%r19, %%r20\n"
  423. " andcm %%r21, %%r19, %%r21\n"
  424. " or %1, %%r20, %1\n"
  425. " or %2, %%r21, %2\n"
  426. "3: stw %1,0(%%sr1,%1)\n"
  427. "4: stw %%r1,4(%%sr1,%3)\n"
  428. "5: stw %2,8(%%sr1,%3)\n"
  429. " copy %%r0, %0\n"
  430. "6: \n"
  431. " .section .fixup,\"ax\"\n"
  432. "7: ldi -2, %0\n"
  433. FIXUP_BRANCH(6b)
  434. " .previous\n"
  435. " .section __ex_table,\"aw\"\n"
  436. #ifdef __LP64__
  437. " .dword 1b,7b\n"
  438. " .dword 2b,7b\n"
  439. " .dword 3b,7b\n"
  440. " .dword 4b,7b\n"
  441. " .dword 5b,7b\n"
  442. #else
  443. " .word 1b,7b\n"
  444. " .word 2b,7b\n"
  445. " .word 3b,7b\n"
  446. " .word 4b,7b\n"
  447. " .word 5b,7b\n"
  448. #endif
  449. " .previous\n"
  450. : "=r" (ret)
  451. : "r" (valh), "r" (vall), "r" (regs->ior), "r" (regs->isr)
  452. : "r19", "r20", "r21", "r1" );
  453. }
  454. #endif
  455. return ret;
  456. }
  457. void handle_unaligned(struct pt_regs *regs)
  458. {
  459. static unsigned long unaligned_count = 0;
  460. static unsigned long last_time = 0;
  461. unsigned long newbase = R1(regs->iir)?regs->gr[R1(regs->iir)]:0;
  462. int modify = 0;
  463. int ret = ERR_NOTHANDLED;
  464. struct siginfo si;
  465. register int flop=0; /* true if this is a flop */
  466. /* log a message with pacing */
  467. if (user_mode(regs))
  468. {
  469. if (unaligned_count > 5 && jiffies - last_time > 5*HZ)
  470. {
  471. unaligned_count = 0;
  472. last_time = jiffies;
  473. }
  474. if (++unaligned_count < 5)
  475. {
  476. char buf[256];
  477. sprintf(buf, "%s(%d): unaligned access to 0x" RFMT " at ip=0x" RFMT "\n",
  478. current->comm, current->pid, regs->ior, regs->iaoq[0]);
  479. printk(KERN_WARNING "%s", buf);
  480. #ifdef DEBUG_UNALIGNED
  481. show_regs(regs);
  482. #endif
  483. }
  484. if (!unaligned_enabled)
  485. goto force_sigbus;
  486. }
  487. /* handle modification - OK, it's ugly, see the instruction manual */
  488. switch (MAJOR_OP(regs->iir))
  489. {
  490. case 0x03:
  491. case 0x09:
  492. case 0x0b:
  493. if (regs->iir&0x20)
  494. {
  495. modify = 1;
  496. if (regs->iir&0x1000) /* short loads */
  497. if (regs->iir&0x200)
  498. newbase += IM5_3(regs->iir);
  499. else
  500. newbase += IM5_2(regs->iir);
  501. else if (regs->iir&0x2000) /* scaled indexed */
  502. {
  503. int shift=0;
  504. switch (regs->iir & OPCODE1_MASK)
  505. {
  506. case OPCODE_LDH_I:
  507. shift= 1; break;
  508. case OPCODE_LDW_I:
  509. shift= 2; break;
  510. case OPCODE_LDD_I:
  511. case OPCODE_LDDA_I:
  512. shift= 3; break;
  513. }
  514. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0)<<shift;
  515. } else /* simple indexed */
  516. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0);
  517. }
  518. break;
  519. case 0x13:
  520. case 0x1b:
  521. modify = 1;
  522. newbase += IM14(regs->iir);
  523. break;
  524. case 0x14:
  525. case 0x1c:
  526. if (regs->iir&8)
  527. {
  528. modify = 1;
  529. newbase += IM14(regs->iir&~0xe);
  530. }
  531. break;
  532. case 0x16:
  533. case 0x1e:
  534. modify = 1;
  535. newbase += IM14(regs->iir&6);
  536. break;
  537. case 0x17:
  538. case 0x1f:
  539. if (regs->iir&4)
  540. {
  541. modify = 1;
  542. newbase += IM14(regs->iir&~4);
  543. }
  544. break;
  545. }
  546. /* TODO: make this cleaner... */
  547. switch (regs->iir & OPCODE1_MASK)
  548. {
  549. case OPCODE_LDH_I:
  550. case OPCODE_LDH_S:
  551. ret = emulate_ldh(regs, R3(regs->iir));
  552. break;
  553. case OPCODE_LDW_I:
  554. case OPCODE_LDWA_I:
  555. case OPCODE_LDW_S:
  556. case OPCODE_LDWA_S:
  557. ret = emulate_ldw(regs, R3(regs->iir),0);
  558. break;
  559. case OPCODE_STH:
  560. ret = emulate_sth(regs, R2(regs->iir));
  561. break;
  562. case OPCODE_STW:
  563. case OPCODE_STWA:
  564. ret = emulate_stw(regs, R2(regs->iir),0);
  565. break;
  566. #ifdef CONFIG_PA20
  567. case OPCODE_LDD_I:
  568. case OPCODE_LDDA_I:
  569. case OPCODE_LDD_S:
  570. case OPCODE_LDDA_S:
  571. ret = emulate_ldd(regs, R3(regs->iir),0);
  572. break;
  573. case OPCODE_STD:
  574. case OPCODE_STDA:
  575. ret = emulate_std(regs, R2(regs->iir),0);
  576. break;
  577. #endif
  578. case OPCODE_FLDWX:
  579. case OPCODE_FLDWS:
  580. case OPCODE_FLDWXR:
  581. case OPCODE_FLDWSR:
  582. flop=1;
  583. ret = emulate_ldw(regs,FR3(regs->iir),1);
  584. break;
  585. case OPCODE_FLDDX:
  586. case OPCODE_FLDDS:
  587. flop=1;
  588. ret = emulate_ldd(regs,R3(regs->iir),1);
  589. break;
  590. case OPCODE_FSTWX:
  591. case OPCODE_FSTWS:
  592. case OPCODE_FSTWXR:
  593. case OPCODE_FSTWSR:
  594. flop=1;
  595. ret = emulate_stw(regs,FR3(regs->iir),1);
  596. break;
  597. case OPCODE_FSTDX:
  598. case OPCODE_FSTDS:
  599. flop=1;
  600. ret = emulate_std(regs,R3(regs->iir),1);
  601. break;
  602. case OPCODE_LDCD_I:
  603. case OPCODE_LDCW_I:
  604. case OPCODE_LDCD_S:
  605. case OPCODE_LDCW_S:
  606. ret = ERR_NOTHANDLED; /* "undefined", but lets kill them. */
  607. break;
  608. }
  609. #ifdef CONFIG_PA20
  610. switch (regs->iir & OPCODE2_MASK)
  611. {
  612. case OPCODE_FLDD_L:
  613. flop=1;
  614. ret = emulate_ldd(regs,R2(regs->iir),1);
  615. break;
  616. case OPCODE_FSTD_L:
  617. flop=1;
  618. ret = emulate_std(regs, R2(regs->iir),1);
  619. break;
  620. #ifdef CONFIG_PA20
  621. case OPCODE_LDD_L:
  622. ret = emulate_ldd(regs, R2(regs->iir),0);
  623. break;
  624. case OPCODE_STD_L:
  625. ret = emulate_std(regs, R2(regs->iir),0);
  626. break;
  627. #endif
  628. }
  629. #endif
  630. switch (regs->iir & OPCODE3_MASK)
  631. {
  632. case OPCODE_FLDW_L:
  633. flop=1;
  634. ret = emulate_ldw(regs, R2(regs->iir),0);
  635. break;
  636. case OPCODE_LDW_M:
  637. ret = emulate_ldw(regs, R2(regs->iir),1);
  638. break;
  639. case OPCODE_FSTW_L:
  640. flop=1;
  641. ret = emulate_stw(regs, R2(regs->iir),1);
  642. break;
  643. case OPCODE_STW_M:
  644. ret = emulate_stw(regs, R2(regs->iir),0);
  645. break;
  646. }
  647. switch (regs->iir & OPCODE4_MASK)
  648. {
  649. case OPCODE_LDH_L:
  650. ret = emulate_ldh(regs, R2(regs->iir));
  651. break;
  652. case OPCODE_LDW_L:
  653. case OPCODE_LDWM:
  654. ret = emulate_ldw(regs, R2(regs->iir),0);
  655. break;
  656. case OPCODE_STH_L:
  657. ret = emulate_sth(regs, R2(regs->iir));
  658. break;
  659. case OPCODE_STW_L:
  660. case OPCODE_STWM:
  661. ret = emulate_stw(regs, R2(regs->iir),0);
  662. break;
  663. }
  664. if (modify && R1(regs->iir))
  665. regs->gr[R1(regs->iir)] = newbase;
  666. if (ret == ERR_NOTHANDLED)
  667. printk(KERN_CRIT "Not-handled unaligned insn 0x%08lx\n", regs->iir);
  668. DPRINTF("ret = %d\n", ret);
  669. if (ret)
  670. {
  671. printk(KERN_CRIT "Unaligned handler failed, ret = %d\n", ret);
  672. die_if_kernel("Unaligned data reference", regs, 28);
  673. if (ret == ERR_PAGEFAULT)
  674. {
  675. si.si_signo = SIGSEGV;
  676. si.si_errno = 0;
  677. si.si_code = SEGV_MAPERR;
  678. si.si_addr = (void __user *)regs->ior;
  679. force_sig_info(SIGSEGV, &si, current);
  680. }
  681. else
  682. {
  683. force_sigbus:
  684. /* couldn't handle it ... */
  685. si.si_signo = SIGBUS;
  686. si.si_errno = 0;
  687. si.si_code = BUS_ADRALN;
  688. si.si_addr = (void __user *)regs->ior;
  689. force_sig_info(SIGBUS, &si, current);
  690. }
  691. return;
  692. }
  693. /* else we handled it, let life go on. */
  694. regs->gr[0]|=PSW_N;
  695. }
  696. /*
  697. * NB: check_unaligned() is only used for PCXS processors right
  698. * now, so we only check for PA1.1 encodings at this point.
  699. */
  700. int
  701. check_unaligned(struct pt_regs *regs)
  702. {
  703. unsigned long align_mask;
  704. /* Get alignment mask */
  705. align_mask = 0UL;
  706. switch (regs->iir & OPCODE1_MASK) {
  707. case OPCODE_LDH_I:
  708. case OPCODE_LDH_S:
  709. case OPCODE_STH:
  710. align_mask = 1UL;
  711. break;
  712. case OPCODE_LDW_I:
  713. case OPCODE_LDWA_I:
  714. case OPCODE_LDW_S:
  715. case OPCODE_LDWA_S:
  716. case OPCODE_STW:
  717. case OPCODE_STWA:
  718. align_mask = 3UL;
  719. break;
  720. default:
  721. switch (regs->iir & OPCODE4_MASK) {
  722. case OPCODE_LDH_L:
  723. case OPCODE_STH_L:
  724. align_mask = 1UL;
  725. break;
  726. case OPCODE_LDW_L:
  727. case OPCODE_LDWM:
  728. case OPCODE_STW_L:
  729. case OPCODE_STWM:
  730. align_mask = 3UL;
  731. break;
  732. }
  733. break;
  734. }
  735. return (int)(regs->ior & align_mask);
  736. }