rtc_m41t81.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /*
  2. * Copyright (C) 2000, 2001 Broadcom Corporation
  3. *
  4. * Copyright (C) 2002 MontaVista Software Inc.
  5. * Author: jsun@mvista.com or jsun@junsun.net
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. */
  13. #include <linux/bcd.h>
  14. #include <linux/types.h>
  15. #include <linux/time.h>
  16. #include <asm/time.h>
  17. #include <asm/addrspace.h>
  18. #include <asm/io.h>
  19. #include <asm/sibyte/sb1250.h>
  20. #include <asm/sibyte/sb1250_regs.h>
  21. #include <asm/sibyte/sb1250_smbus.h>
  22. /* M41T81 definitions */
  23. /*
  24. * Register bits
  25. */
  26. #define M41T81REG_SC_ST 0x80 /* stop bit */
  27. #define M41T81REG_HR_CB 0x40 /* century bit */
  28. #define M41T81REG_HR_CEB 0x80 /* century enable bit */
  29. #define M41T81REG_CTL_S 0x20 /* sign bit */
  30. #define M41T81REG_CTL_FT 0x40 /* frequency test bit */
  31. #define M41T81REG_CTL_OUT 0x80 /* output level */
  32. #define M41T81REG_WD_RB0 0x01 /* watchdog resolution bit 0 */
  33. #define M41T81REG_WD_RB1 0x02 /* watchdog resolution bit 1 */
  34. #define M41T81REG_WD_BMB0 0x04 /* watchdog multiplier bit 0 */
  35. #define M41T81REG_WD_BMB1 0x08 /* watchdog multiplier bit 1 */
  36. #define M41T81REG_WD_BMB2 0x10 /* watchdog multiplier bit 2 */
  37. #define M41T81REG_WD_BMB3 0x20 /* watchdog multiplier bit 3 */
  38. #define M41T81REG_WD_BMB4 0x40 /* watchdog multiplier bit 4 */
  39. #define M41T81REG_AMO_ABE 0x20 /* alarm in "battery back-up mode" enable bit */
  40. #define M41T81REG_AMO_SQWE 0x40 /* square wave enable */
  41. #define M41T81REG_AMO_AFE 0x80 /* alarm flag enable flag */
  42. #define M41T81REG_ADT_RPT5 0x40 /* alarm repeat mode bit 5 */
  43. #define M41T81REG_ADT_RPT4 0x80 /* alarm repeat mode bit 4 */
  44. #define M41T81REG_AHR_RPT3 0x80 /* alarm repeat mode bit 3 */
  45. #define M41T81REG_AHR_HT 0x40 /* halt update bit */
  46. #define M41T81REG_AMN_RPT2 0x80 /* alarm repeat mode bit 2 */
  47. #define M41T81REG_ASC_RPT1 0x80 /* alarm repeat mode bit 1 */
  48. #define M41T81REG_FLG_AF 0x40 /* alarm flag (read only) */
  49. #define M41T81REG_FLG_WDF 0x80 /* watchdog flag (read only) */
  50. #define M41T81REG_SQW_RS0 0x10 /* sqw frequency bit 0 */
  51. #define M41T81REG_SQW_RS1 0x20 /* sqw frequency bit 1 */
  52. #define M41T81REG_SQW_RS2 0x40 /* sqw frequency bit 2 */
  53. #define M41T81REG_SQW_RS3 0x80 /* sqw frequency bit 3 */
  54. /*
  55. * Register numbers
  56. */
  57. #define M41T81REG_TSC 0x00 /* tenths/hundredths of second */
  58. #define M41T81REG_SC 0x01 /* seconds */
  59. #define M41T81REG_MN 0x02 /* minute */
  60. #define M41T81REG_HR 0x03 /* hour/century */
  61. #define M41T81REG_DY 0x04 /* day of week */
  62. #define M41T81REG_DT 0x05 /* date of month */
  63. #define M41T81REG_MO 0x06 /* month */
  64. #define M41T81REG_YR 0x07 /* year */
  65. #define M41T81REG_CTL 0x08 /* control */
  66. #define M41T81REG_WD 0x09 /* watchdog */
  67. #define M41T81REG_AMO 0x0A /* alarm: month */
  68. #define M41T81REG_ADT 0x0B /* alarm: date */
  69. #define M41T81REG_AHR 0x0C /* alarm: hour */
  70. #define M41T81REG_AMN 0x0D /* alarm: minute */
  71. #define M41T81REG_ASC 0x0E /* alarm: second */
  72. #define M41T81REG_FLG 0x0F /* flags */
  73. #define M41T81REG_SQW 0x13 /* square wave register */
  74. #define M41T81_CCR_ADDRESS 0x68
  75. #define SMB_CSR(reg) ((u8 *) (IOADDR(A_SMB_REGISTER(1, reg))))
  76. static int m41t81_read(uint8_t addr)
  77. {
  78. while (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
  79. ;
  80. bus_writeq(addr & 0xff, SMB_CSR(R_SMB_CMD));
  81. bus_writeq((V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_WR1BYTE),
  82. SMB_CSR(R_SMB_START));
  83. while (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
  84. ;
  85. bus_writeq((V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_RD1BYTE),
  86. SMB_CSR(R_SMB_START));
  87. while (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
  88. ;
  89. if (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_ERROR) {
  90. /* Clear error bit by writing a 1 */
  91. bus_writeq(M_SMB_ERROR, SMB_CSR(R_SMB_STATUS));
  92. return -1;
  93. }
  94. return (bus_readq(SMB_CSR(R_SMB_DATA)) & 0xff);
  95. }
  96. static int m41t81_write(uint8_t addr, int b)
  97. {
  98. while (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
  99. ;
  100. bus_writeq((addr & 0xFF), SMB_CSR(R_SMB_CMD));
  101. bus_writeq((b & 0xff), SMB_CSR(R_SMB_DATA));
  102. bus_writeq(V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_WR2BYTE,
  103. SMB_CSR(R_SMB_START));
  104. while (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
  105. ;
  106. if (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_ERROR) {
  107. /* Clear error bit by writing a 1 */
  108. bus_writeq(M_SMB_ERROR, SMB_CSR(R_SMB_STATUS));
  109. return -1;
  110. }
  111. /* read the same byte again to make sure it is written */
  112. bus_writeq(V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_RD1BYTE,
  113. SMB_CSR(R_SMB_START));
  114. while (bus_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
  115. ;
  116. return 0;
  117. }
  118. int m41t81_set_time(unsigned long t)
  119. {
  120. struct rtc_time tm;
  121. to_tm(t, &tm);
  122. /*
  123. * Note the write order matters as it ensures the correctness.
  124. * When we write sec, 10th sec is clear. It is reasonable to
  125. * believe we should finish writing min within a second.
  126. */
  127. tm.tm_sec = BIN2BCD(tm.tm_sec);
  128. m41t81_write(M41T81REG_SC, tm.tm_sec);
  129. tm.tm_min = BIN2BCD(tm.tm_min);
  130. m41t81_write(M41T81REG_MN, tm.tm_min);
  131. tm.tm_hour = BIN2BCD(tm.tm_hour);
  132. tm.tm_hour = (tm.tm_hour & 0x3f) | (m41t81_read(M41T81REG_HR) & 0xc0);
  133. m41t81_write(M41T81REG_HR, tm.tm_hour);
  134. /* tm_wday starts from 0 to 6 */
  135. if (tm.tm_wday == 0) tm.tm_wday = 7;
  136. tm.tm_wday = BIN2BCD(tm.tm_wday);
  137. m41t81_write(M41T81REG_DY, tm.tm_wday);
  138. tm.tm_mday = BIN2BCD(tm.tm_mday);
  139. m41t81_write(M41T81REG_DT, tm.tm_mday);
  140. /* tm_mon starts from 0, *ick* */
  141. tm.tm_mon ++;
  142. tm.tm_mon = BIN2BCD(tm.tm_mon);
  143. m41t81_write(M41T81REG_MO, tm.tm_mon);
  144. /* we don't do century, everything is beyond 2000 */
  145. tm.tm_year %= 100;
  146. tm.tm_year = BIN2BCD(tm.tm_year);
  147. m41t81_write(M41T81REG_YR, tm.tm_year);
  148. return 0;
  149. }
  150. unsigned long m41t81_get_time(void)
  151. {
  152. unsigned int year, mon, day, hour, min, sec;
  153. /*
  154. * min is valid if two reads of sec are the same.
  155. */
  156. for (;;) {
  157. sec = m41t81_read(M41T81REG_SC);
  158. min = m41t81_read(M41T81REG_MN);
  159. if (sec == m41t81_read(M41T81REG_SC)) break;
  160. }
  161. hour = m41t81_read(M41T81REG_HR) & 0x3f;
  162. day = m41t81_read(M41T81REG_DT);
  163. mon = m41t81_read(M41T81REG_MO);
  164. year = m41t81_read(M41T81REG_YR);
  165. sec = BCD2BIN(sec);
  166. min = BCD2BIN(min);
  167. hour = BCD2BIN(hour);
  168. day = BCD2BIN(day);
  169. mon = BCD2BIN(mon);
  170. year = BCD2BIN(year);
  171. year += 2000;
  172. return mktime(year, mon, day, hour, min, sec);
  173. }
  174. int m41t81_probe(void)
  175. {
  176. unsigned int tmp;
  177. /* enable chip if it is not enabled yet */
  178. tmp = m41t81_read(M41T81REG_SC);
  179. m41t81_write(M41T81REG_SC, tmp & 0x7f);
  180. return (m41t81_read(M41T81REG_SC) != -1);
  181. }