ip32-irq.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * Code to handle IP32 IRQs
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2000 Harald Koerfgen
  9. * Copyright (C) 2001 Keith M Wesolowski
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/bitops.h>
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/mm.h>
  20. #include <linux/random.h>
  21. #include <linux/sched.h>
  22. #include <asm/mipsregs.h>
  23. #include <asm/signal.h>
  24. #include <asm/system.h>
  25. #include <asm/time.h>
  26. #include <asm/ip32/crime.h>
  27. #include <asm/ip32/mace.h>
  28. #include <asm/ip32/ip32_ints.h>
  29. /* issue a PIO read to make sure no PIO writes are pending */
  30. static void inline flush_crime_bus(void)
  31. {
  32. volatile unsigned long junk = crime->control;
  33. }
  34. static void inline flush_mace_bus(void)
  35. {
  36. volatile unsigned long junk = mace->perif.ctrl.misc;
  37. }
  38. #undef DEBUG_IRQ
  39. #ifdef DEBUG_IRQ
  40. #define DBG(x...) printk(x)
  41. #else
  42. #define DBG(x...)
  43. #endif
  44. /* O2 irq map
  45. *
  46. * IP0 -> software (ignored)
  47. * IP1 -> software (ignored)
  48. * IP2 -> (irq0) C crime 1.1 all interrupts; crime 1.5 ???
  49. * IP3 -> (irq1) X unknown
  50. * IP4 -> (irq2) X unknown
  51. * IP5 -> (irq3) X unknown
  52. * IP6 -> (irq4) X unknown
  53. * IP7 -> (irq5) 0 CPU count/compare timer (system timer)
  54. *
  55. * crime: (C)
  56. *
  57. * CRIME_INT_STAT 31:0:
  58. *
  59. * 0 -> 1 Video in 1
  60. * 1 -> 2 Video in 2
  61. * 2 -> 3 Video out
  62. * 3 -> 4 Mace ethernet
  63. * 4 -> S SuperIO sub-interrupt
  64. * 5 -> M Miscellaneous sub-interrupt
  65. * 6 -> A Audio sub-interrupt
  66. * 7 -> 8 PCI bridge errors
  67. * 8 -> 9 PCI SCSI aic7xxx 0
  68. * 9 -> 10 PCI SCSI aic7xxx 1
  69. * 10 -> 11 PCI slot 0
  70. * 11 -> 12 unused (PCI slot 1)
  71. * 12 -> 13 unused (PCI slot 2)
  72. * 13 -> 14 unused (PCI shared 0)
  73. * 14 -> 15 unused (PCI shared 1)
  74. * 15 -> 16 unused (PCI shared 2)
  75. * 16 -> 17 GBE0 (E)
  76. * 17 -> 18 GBE1 (E)
  77. * 18 -> 19 GBE2 (E)
  78. * 19 -> 20 GBE3 (E)
  79. * 20 -> 21 CPU errors
  80. * 21 -> 22 Memory errors
  81. * 22 -> 23 RE empty edge (E)
  82. * 23 -> 24 RE full edge (E)
  83. * 24 -> 25 RE idle edge (E)
  84. * 25 -> 26 RE empty level
  85. * 26 -> 27 RE full level
  86. * 27 -> 28 RE idle level
  87. * 28 -> 29 unused (software 0) (E)
  88. * 29 -> 30 unused (software 1) (E)
  89. * 30 -> 31 unused (software 2) - crime 1.5 CPU SysCorError (E)
  90. * 31 -> 32 VICE
  91. *
  92. * S, M, A: Use the MACE ISA interrupt register
  93. * MACE_ISA_INT_STAT 31:0
  94. *
  95. * 0-7 -> 33-40 Audio
  96. * 8 -> 41 RTC
  97. * 9 -> 42 Keyboard
  98. * 10 -> X Keyboard polled
  99. * 11 -> 44 Mouse
  100. * 12 -> X Mouse polled
  101. * 13-15 -> 46-48 Count/compare timers
  102. * 16-19 -> 49-52 Parallel (16 E)
  103. * 20-25 -> 53-58 Serial 1 (22 E)
  104. * 26-31 -> 59-64 Serial 2 (28 E)
  105. *
  106. * Note that this means IRQs 5-7, 43, and 45 do not exist. This is a
  107. * different IRQ map than IRIX uses, but that's OK as Linux irq handling
  108. * is quite different anyway.
  109. */
  110. /*
  111. * IRQ spinlock - Ralf says not to disable CPU interrupts,
  112. * and I think he knows better.
  113. */
  114. static DEFINE_SPINLOCK(ip32_irq_lock);
  115. /* Some initial interrupts to set up */
  116. extern irqreturn_t crime_memerr_intr (int irq, void *dev_id,
  117. struct pt_regs *regs);
  118. extern irqreturn_t crime_cpuerr_intr (int irq, void *dev_id,
  119. struct pt_regs *regs);
  120. struct irqaction memerr_irq = { crime_memerr_intr, SA_INTERRUPT,
  121. CPU_MASK_NONE, "CRIME memory error", NULL, NULL };
  122. struct irqaction cpuerr_irq = { crime_cpuerr_intr, SA_INTERRUPT,
  123. CPU_MASK_NONE, "CRIME CPU error", NULL, NULL };
  124. extern void ip32_handle_int(void);
  125. /*
  126. * For interrupts wired from a single device to the CPU. Only the clock
  127. * uses this it seems, which is IRQ 0 and IP7.
  128. */
  129. static void enable_cpu_irq(unsigned int irq)
  130. {
  131. set_c0_status(STATUSF_IP7);
  132. }
  133. static unsigned int startup_cpu_irq(unsigned int irq)
  134. {
  135. enable_cpu_irq(irq);
  136. return 0;
  137. }
  138. static void disable_cpu_irq(unsigned int irq)
  139. {
  140. clear_c0_status(STATUSF_IP7);
  141. }
  142. static void end_cpu_irq(unsigned int irq)
  143. {
  144. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  145. enable_cpu_irq (irq);
  146. }
  147. #define shutdown_cpu_irq disable_cpu_irq
  148. #define mask_and_ack_cpu_irq disable_cpu_irq
  149. static struct hw_interrupt_type ip32_cpu_interrupt = {
  150. "IP32 CPU",
  151. startup_cpu_irq,
  152. shutdown_cpu_irq,
  153. enable_cpu_irq,
  154. disable_cpu_irq,
  155. mask_and_ack_cpu_irq,
  156. end_cpu_irq,
  157. NULL
  158. };
  159. /*
  160. * This is for pure CRIME interrupts - ie not MACE. The advantage?
  161. * We get to split the register in half and do faster lookups.
  162. */
  163. static uint64_t crime_mask;
  164. static void enable_crime_irq(unsigned int irq)
  165. {
  166. unsigned long flags;
  167. spin_lock_irqsave(&ip32_irq_lock, flags);
  168. crime_mask |= 1 << (irq - 1);
  169. crime->imask = crime_mask;
  170. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  171. }
  172. static unsigned int startup_crime_irq(unsigned int irq)
  173. {
  174. enable_crime_irq(irq);
  175. return 0; /* This is probably not right; we could have pending irqs */
  176. }
  177. static void disable_crime_irq(unsigned int irq)
  178. {
  179. unsigned long flags;
  180. spin_lock_irqsave(&ip32_irq_lock, flags);
  181. crime_mask &= ~(1 << (irq - 1));
  182. crime->imask = crime_mask;
  183. flush_crime_bus();
  184. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  185. }
  186. static void mask_and_ack_crime_irq(unsigned int irq)
  187. {
  188. unsigned long flags;
  189. /* Edge triggered interrupts must be cleared. */
  190. if ((irq >= CRIME_GBE0_IRQ && irq <= CRIME_GBE3_IRQ)
  191. || (irq >= CRIME_RE_EMPTY_E_IRQ && irq <= CRIME_RE_IDLE_E_IRQ)
  192. || (irq >= CRIME_SOFT0_IRQ && irq <= CRIME_SOFT2_IRQ)) {
  193. uint64_t crime_int;
  194. spin_lock_irqsave(&ip32_irq_lock, flags);
  195. crime_int = crime->hard_int;
  196. crime_int &= ~(1 << (irq - 1));
  197. crime->hard_int = crime_int;
  198. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  199. }
  200. disable_crime_irq(irq);
  201. }
  202. static void end_crime_irq(unsigned int irq)
  203. {
  204. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  205. enable_crime_irq(irq);
  206. }
  207. #define shutdown_crime_irq disable_crime_irq
  208. static struct hw_interrupt_type ip32_crime_interrupt = {
  209. "IP32 CRIME",
  210. startup_crime_irq,
  211. shutdown_crime_irq,
  212. enable_crime_irq,
  213. disable_crime_irq,
  214. mask_and_ack_crime_irq,
  215. end_crime_irq,
  216. NULL
  217. };
  218. /*
  219. * This is for MACE PCI interrupts. We can decrease bus traffic by masking
  220. * as close to the source as possible. This also means we can take the
  221. * next chunk of the CRIME register in one piece.
  222. */
  223. static unsigned long macepci_mask;
  224. static void enable_macepci_irq(unsigned int irq)
  225. {
  226. unsigned long flags;
  227. spin_lock_irqsave(&ip32_irq_lock, flags);
  228. macepci_mask |= MACEPCI_CONTROL_INT(irq - 9);
  229. mace->pci.control = macepci_mask;
  230. crime_mask |= 1 << (irq - 1);
  231. crime->imask = crime_mask;
  232. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  233. }
  234. static unsigned int startup_macepci_irq(unsigned int irq)
  235. {
  236. enable_macepci_irq (irq);
  237. return 0;
  238. }
  239. static void disable_macepci_irq(unsigned int irq)
  240. {
  241. unsigned long flags;
  242. spin_lock_irqsave(&ip32_irq_lock, flags);
  243. crime_mask &= ~(1 << (irq - 1));
  244. crime->imask = crime_mask;
  245. flush_crime_bus();
  246. macepci_mask &= ~MACEPCI_CONTROL_INT(irq - 9);
  247. mace->pci.control = macepci_mask;
  248. flush_mace_bus();
  249. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  250. }
  251. static void end_macepci_irq(unsigned int irq)
  252. {
  253. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  254. enable_macepci_irq(irq);
  255. }
  256. #define shutdown_macepci_irq disable_macepci_irq
  257. #define mask_and_ack_macepci_irq disable_macepci_irq
  258. static struct hw_interrupt_type ip32_macepci_interrupt = {
  259. "IP32 MACE PCI",
  260. startup_macepci_irq,
  261. shutdown_macepci_irq,
  262. enable_macepci_irq,
  263. disable_macepci_irq,
  264. mask_and_ack_macepci_irq,
  265. end_macepci_irq,
  266. NULL
  267. };
  268. /* This is used for MACE ISA interrupts. That means bits 4-6 in the
  269. * CRIME register.
  270. */
  271. #define MACEISA_AUDIO_INT (MACEISA_AUDIO_SW_INT | \
  272. MACEISA_AUDIO_SC_INT | \
  273. MACEISA_AUDIO1_DMAT_INT | \
  274. MACEISA_AUDIO1_OF_INT | \
  275. MACEISA_AUDIO2_DMAT_INT | \
  276. MACEISA_AUDIO2_MERR_INT | \
  277. MACEISA_AUDIO3_DMAT_INT | \
  278. MACEISA_AUDIO3_MERR_INT)
  279. #define MACEISA_MISC_INT (MACEISA_RTC_INT | \
  280. MACEISA_KEYB_INT | \
  281. MACEISA_KEYB_POLL_INT | \
  282. MACEISA_MOUSE_INT | \
  283. MACEISA_MOUSE_POLL_INT | \
  284. MACEISA_TIMER0_INT | \
  285. MACEISA_TIMER1_INT | \
  286. MACEISA_TIMER2_INT)
  287. #define MACEISA_SUPERIO_INT (MACEISA_PARALLEL_INT | \
  288. MACEISA_PAR_CTXA_INT | \
  289. MACEISA_PAR_CTXB_INT | \
  290. MACEISA_PAR_MERR_INT | \
  291. MACEISA_SERIAL1_INT | \
  292. MACEISA_SERIAL1_TDMAT_INT | \
  293. MACEISA_SERIAL1_TDMAPR_INT | \
  294. MACEISA_SERIAL1_TDMAME_INT | \
  295. MACEISA_SERIAL1_RDMAT_INT | \
  296. MACEISA_SERIAL1_RDMAOR_INT | \
  297. MACEISA_SERIAL2_INT | \
  298. MACEISA_SERIAL2_TDMAT_INT | \
  299. MACEISA_SERIAL2_TDMAPR_INT | \
  300. MACEISA_SERIAL2_TDMAME_INT | \
  301. MACEISA_SERIAL2_RDMAT_INT | \
  302. MACEISA_SERIAL2_RDMAOR_INT)
  303. static unsigned long maceisa_mask;
  304. static void enable_maceisa_irq (unsigned int irq)
  305. {
  306. unsigned int crime_int = 0;
  307. unsigned long flags;
  308. DBG ("maceisa enable: %u\n", irq);
  309. switch (irq) {
  310. case MACEISA_AUDIO_SW_IRQ ... MACEISA_AUDIO3_MERR_IRQ:
  311. crime_int = MACE_AUDIO_INT;
  312. break;
  313. case MACEISA_RTC_IRQ ... MACEISA_TIMER2_IRQ:
  314. crime_int = MACE_MISC_INT;
  315. break;
  316. case MACEISA_PARALLEL_IRQ ... MACEISA_SERIAL2_RDMAOR_IRQ:
  317. crime_int = MACE_SUPERIO_INT;
  318. break;
  319. }
  320. DBG ("crime_int %08x enabled\n", crime_int);
  321. spin_lock_irqsave(&ip32_irq_lock, flags);
  322. crime_mask |= crime_int;
  323. crime->imask = crime_mask;
  324. maceisa_mask |= 1 << (irq - 33);
  325. mace->perif.ctrl.imask = maceisa_mask;
  326. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  327. }
  328. static unsigned int startup_maceisa_irq(unsigned int irq)
  329. {
  330. enable_maceisa_irq(irq);
  331. return 0;
  332. }
  333. static void disable_maceisa_irq(unsigned int irq)
  334. {
  335. unsigned int crime_int = 0;
  336. unsigned long flags;
  337. spin_lock_irqsave(&ip32_irq_lock, flags);
  338. maceisa_mask &= ~(1 << (irq - 33));
  339. if(!(maceisa_mask & MACEISA_AUDIO_INT))
  340. crime_int |= MACE_AUDIO_INT;
  341. if(!(maceisa_mask & MACEISA_MISC_INT))
  342. crime_int |= MACE_MISC_INT;
  343. if(!(maceisa_mask & MACEISA_SUPERIO_INT))
  344. crime_int |= MACE_SUPERIO_INT;
  345. crime_mask &= ~crime_int;
  346. crime->imask = crime_mask;
  347. flush_crime_bus();
  348. mace->perif.ctrl.imask = maceisa_mask;
  349. flush_mace_bus();
  350. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  351. }
  352. static void mask_and_ack_maceisa_irq(unsigned int irq)
  353. {
  354. unsigned long mace_int, flags;
  355. switch (irq) {
  356. case MACEISA_PARALLEL_IRQ:
  357. case MACEISA_SERIAL1_TDMAPR_IRQ:
  358. case MACEISA_SERIAL2_TDMAPR_IRQ:
  359. /* edge triggered */
  360. spin_lock_irqsave(&ip32_irq_lock, flags);
  361. mace_int = mace->perif.ctrl.istat;
  362. mace_int &= ~(1 << (irq - 33));
  363. mace->perif.ctrl.istat = mace_int;
  364. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  365. break;
  366. }
  367. disable_maceisa_irq(irq);
  368. }
  369. static void end_maceisa_irq(unsigned irq)
  370. {
  371. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  372. enable_maceisa_irq(irq);
  373. }
  374. #define shutdown_maceisa_irq disable_maceisa_irq
  375. static struct hw_interrupt_type ip32_maceisa_interrupt = {
  376. "IP32 MACE ISA",
  377. startup_maceisa_irq,
  378. shutdown_maceisa_irq,
  379. enable_maceisa_irq,
  380. disable_maceisa_irq,
  381. mask_and_ack_maceisa_irq,
  382. end_maceisa_irq,
  383. NULL
  384. };
  385. /* This is used for regular non-ISA, non-PCI MACE interrupts. That means
  386. * bits 0-3 and 7 in the CRIME register.
  387. */
  388. static void enable_mace_irq(unsigned int irq)
  389. {
  390. unsigned long flags;
  391. spin_lock_irqsave(&ip32_irq_lock, flags);
  392. crime_mask |= 1 << (irq - 1);
  393. crime->imask = crime_mask;
  394. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  395. }
  396. static unsigned int startup_mace_irq(unsigned int irq)
  397. {
  398. enable_mace_irq(irq);
  399. return 0;
  400. }
  401. static void disable_mace_irq(unsigned int irq)
  402. {
  403. unsigned long flags;
  404. spin_lock_irqsave(&ip32_irq_lock, flags);
  405. crime_mask &= ~(1 << (irq - 1));
  406. crime->imask = crime_mask;
  407. flush_crime_bus();
  408. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  409. }
  410. static void end_mace_irq(unsigned int irq)
  411. {
  412. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  413. enable_mace_irq(irq);
  414. }
  415. #define shutdown_mace_irq disable_mace_irq
  416. #define mask_and_ack_mace_irq disable_mace_irq
  417. static struct hw_interrupt_type ip32_mace_interrupt = {
  418. "IP32 MACE",
  419. startup_mace_irq,
  420. shutdown_mace_irq,
  421. enable_mace_irq,
  422. disable_mace_irq,
  423. mask_and_ack_mace_irq,
  424. end_mace_irq,
  425. NULL
  426. };
  427. static void ip32_unknown_interrupt(struct pt_regs *regs)
  428. {
  429. printk ("Unknown interrupt occurred!\n");
  430. printk ("cp0_status: %08x\n", read_c0_status());
  431. printk ("cp0_cause: %08x\n", read_c0_cause());
  432. printk ("CRIME intr mask: %016lx\n", crime->imask);
  433. printk ("CRIME intr status: %016lx\n", crime->istat);
  434. printk ("CRIME hardware intr register: %016lx\n", crime->hard_int);
  435. printk ("MACE ISA intr mask: %08lx\n", mace->perif.ctrl.imask);
  436. printk ("MACE ISA intr status: %08lx\n", mace->perif.ctrl.istat);
  437. printk ("MACE PCI control register: %08x\n", mace->pci.control);
  438. printk("Register dump:\n");
  439. show_regs(regs);
  440. printk("Please mail this report to linux-mips@linux-mips.org\n");
  441. printk("Spinning...");
  442. while(1) ;
  443. }
  444. /* CRIME 1.1 appears to deliver all interrupts to this one pin. */
  445. /* change this to loop over all edge-triggered irqs, exception masked out ones */
  446. void ip32_irq0(struct pt_regs *regs)
  447. {
  448. uint64_t crime_int;
  449. int irq = 0;
  450. crime_int = crime->istat & crime_mask;
  451. irq = ffs(crime_int);
  452. crime_int = 1 << (irq - 1);
  453. if (crime_int & CRIME_MACEISA_INT_MASK) {
  454. unsigned long mace_int = mace->perif.ctrl.istat;
  455. irq = ffs(mace_int & maceisa_mask) + 32;
  456. }
  457. DBG("*irq %u*\n", irq);
  458. do_IRQ(irq, regs);
  459. }
  460. void ip32_irq1(struct pt_regs *regs)
  461. {
  462. ip32_unknown_interrupt(regs);
  463. }
  464. void ip32_irq2(struct pt_regs *regs)
  465. {
  466. ip32_unknown_interrupt(regs);
  467. }
  468. void ip32_irq3(struct pt_regs *regs)
  469. {
  470. ip32_unknown_interrupt(regs);
  471. }
  472. void ip32_irq4(struct pt_regs *regs)
  473. {
  474. ip32_unknown_interrupt(regs);
  475. }
  476. void ip32_irq5(struct pt_regs *regs)
  477. {
  478. ll_timer_interrupt(IP32_R4K_TIMER_IRQ, regs);
  479. }
  480. void __init arch_init_irq(void)
  481. {
  482. unsigned int irq;
  483. /* Install our interrupt handler, then clear and disable all
  484. * CRIME and MACE interrupts. */
  485. crime->imask = 0;
  486. crime->hard_int = 0;
  487. crime->soft_int = 0;
  488. mace->perif.ctrl.istat = 0;
  489. mace->perif.ctrl.imask = 0;
  490. set_except_vector(0, ip32_handle_int);
  491. for (irq = 0; irq <= IP32_IRQ_MAX; irq++) {
  492. hw_irq_controller *controller;
  493. if (irq == IP32_R4K_TIMER_IRQ)
  494. controller = &ip32_cpu_interrupt;
  495. else if (irq <= MACE_PCI_BRIDGE_IRQ && irq >= MACE_VID_IN1_IRQ)
  496. controller = &ip32_mace_interrupt;
  497. else if (irq <= MACEPCI_SHARED2_IRQ && irq >= MACEPCI_SCSI0_IRQ)
  498. controller = &ip32_macepci_interrupt;
  499. else if (irq <= CRIME_VICE_IRQ && irq >= CRIME_GBE0_IRQ)
  500. controller = &ip32_crime_interrupt;
  501. else
  502. controller = &ip32_maceisa_interrupt;
  503. irq_desc[irq].status = IRQ_DISABLED;
  504. irq_desc[irq].action = 0;
  505. irq_desc[irq].depth = 0;
  506. irq_desc[irq].handler = controller;
  507. }
  508. setup_irq(CRIME_MEMERR_IRQ, &memerr_irq);
  509. setup_irq(CRIME_CPUERR_IRQ, &cpuerr_irq);
  510. #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
  511. change_c0_status(ST0_IM, ALLINTS);
  512. }