irq.c 2.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * Copyright (C) 2000 RidgeRun, Inc.
  3. * Author: RidgeRun, Inc.
  4. * glonnon@ridgerun.com, skranz@ridgerun.com, stevej@ridgerun.com
  5. *
  6. * Copyright 2001 MontaVista Software Inc.
  7. * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
  8. * Copyright (C) 2000, 01, 05 Ralf Baechle (ralf@linux-mips.org)
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  16. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  17. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  18. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  19. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  20. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  21. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  22. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  23. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  24. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  25. *
  26. * You should have received a copy of the GNU General Public License along
  27. * with this program; if not, write to the Free Software Foundation, Inc.,
  28. * 675 Mass Ave, Cambridge, MA 02139, USA.
  29. *
  30. */
  31. #include <linux/errno.h>
  32. #include <linux/init.h>
  33. #include <linux/kernel_stat.h>
  34. #include <linux/module.h>
  35. #include <linux/signal.h>
  36. #include <linux/sched.h>
  37. #include <linux/types.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/ioport.h>
  40. #include <linux/timex.h>
  41. #include <linux/slab.h>
  42. #include <linux/random.h>
  43. #include <linux/bitops.h>
  44. #include <asm/bootinfo.h>
  45. #include <asm/io.h>
  46. #include <asm/irq_cpu.h>
  47. #include <asm/mipsregs.h>
  48. #include <asm/mv64340.h>
  49. #include <asm/system.h>
  50. extern asmlinkage void ocelot_handle_int(void);
  51. extern void uart_irq_init(void);
  52. extern void cpci_irq_init(void);
  53. static struct irqaction cascade_fpga = {
  54. no_action, SA_INTERRUPT, CPU_MASK_NONE, "cascade via FPGA", NULL, NULL
  55. };
  56. static struct irqaction cascade_mv64340 = {
  57. no_action, SA_INTERRUPT, CPU_MASK_NONE, "cascade via MV64340", NULL, NULL
  58. };
  59. void __init arch_init_irq(void)
  60. {
  61. /*
  62. * Clear all of the interrupts while we change the able around a bit.
  63. * int-handler is not on bootstrap
  64. */
  65. clear_c0_status(ST0_IM);
  66. /* Sets the first-level interrupt dispatcher. */
  67. set_except_vector(0, ocelot_handle_int);
  68. mips_cpu_irq_init(0);
  69. /* set up the cascading interrupts */
  70. setup_irq(3, &cascade_fpga);
  71. setup_irq(5, &cascade_fpga);
  72. setup_irq(6, &cascade_mv64340);
  73. mv64340_irq_init(16);
  74. uart_irq_init();
  75. cpci_irq_init();
  76. }