cex-sb1.S 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /*
  2. * Copyright (C) 2001,2002,2003 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/init.h>
  19. #include <asm/asm.h>
  20. #include <asm/regdef.h>
  21. #include <asm/mipsregs.h>
  22. #include <asm/stackframe.h>
  23. #include <asm/cacheops.h>
  24. #include <asm/sibyte/board.h>
  25. #define C0_ERRCTL $26 /* CP0: Error info */
  26. #define C0_CERR_I $27 /* CP0: Icache error */
  27. #define C0_CERR_D $27,1 /* CP0: Dcache error */
  28. /*
  29. * Based on SiByte sample software cache-err/cerr.S
  30. * CVS revision 1.8. Only the 'unrecoverable' case
  31. * is changed.
  32. */
  33. __INIT
  34. .set mips64
  35. .set noreorder
  36. .set noat
  37. /*
  38. * sb1_cerr_vec: code to be copied to the Cache Error
  39. * Exception vector. The code must be pushed out to memory
  40. * (either by copying to Kseg0 and Kseg1 both, or by flushing
  41. * the L1 and L2) since it is fetched as 0xa0000100.
  42. *
  43. * NOTE: Be sure this handler is at most 28 instructions long
  44. * since the final 16 bytes of the exception vector memory
  45. * (0x170-0x17f) are used to preserve k0, k1, and ra.
  46. */
  47. LEAF(except_vec2_sb1)
  48. /*
  49. * If this error is recoverable, we need to exit the handler
  50. * without having dirtied any registers. To do this,
  51. * save/restore k0 and k1 from low memory (Useg is direct
  52. * mapped while ERL=1). Note that we can't save to a
  53. * CPU-specific location without ruining a register in the
  54. * process. This means we are vulnerable to data corruption
  55. * whenever the handler is reentered by a second CPU.
  56. */
  57. sd k0,0x170($0)
  58. sd k1,0x178($0)
  59. /*
  60. * M_ERRCTL_RECOVERABLE is bit 31, which makes it easy to tell
  61. * if we can fast-path out of here for a h/w-recovered error.
  62. */
  63. mfc0 k1,C0_ERRCTL
  64. bgtz k1,attempt_recovery
  65. sll k0,k1,1
  66. recovered_dcache:
  67. /*
  68. * Unlock CacheErr-D (which in turn unlocks CacheErr-DPA).
  69. * Ought to log the occurence of this recovered dcache error.
  70. */
  71. b recovered
  72. mtc0 $0,C0_CERR_D
  73. attempt_recovery:
  74. /*
  75. * k0 has C0_ERRCTL << 1, which puts 'DC' at bit 31. Any
  76. * Dcache errors we can recover from will take more extensive
  77. * processing. For now, they are considered "unrecoverable".
  78. * Note that 'DC' becoming set (outside of ERL mode) will
  79. * cause 'IC' to clear; so if there's an Icache error, we'll
  80. * only find out about it if we recover from this error and
  81. * continue executing.
  82. */
  83. bltz k0,unrecoverable
  84. sll k0,1
  85. /*
  86. * k0 has C0_ERRCTL << 2, which puts 'IC' at bit 31. If an
  87. * Icache error isn't indicated, I'm not sure why we got here.
  88. * Consider that case "unrecoverable" for now.
  89. */
  90. bgez k0,unrecoverable
  91. attempt_icache_recovery:
  92. /*
  93. * External icache errors are due to uncorrectable ECC errors
  94. * in the L2 cache or Memory Controller and cannot be
  95. * recovered here.
  96. */
  97. mfc0 k0,C0_CERR_I /* delay slot */
  98. li k1,1 << 26 /* ICACHE_EXTERNAL */
  99. and k1,k0
  100. bnez k1,unrecoverable
  101. andi k0,0x1fe0
  102. /*
  103. * Since the error is internal, the 'IDX' field from
  104. * CacheErr-I is valid and we can just invalidate all blocks
  105. * in that set.
  106. */
  107. cache Index_Invalidate_I,(0<<13)(k0)
  108. cache Index_Invalidate_I,(1<<13)(k0)
  109. cache Index_Invalidate_I,(2<<13)(k0)
  110. cache Index_Invalidate_I,(3<<13)(k0)
  111. /* Ought to log this recovered icache error */
  112. recovered:
  113. /* Restore the saved registers */
  114. ld k0,0x170($0)
  115. ld k1,0x178($0)
  116. eret
  117. unrecoverable:
  118. /* Unrecoverable Icache or Dcache error; log it and/or fail */
  119. j handle_vec2_sb1
  120. nop
  121. END(except_vec2_sb1)
  122. __FINIT
  123. LEAF(handle_vec2_sb1)
  124. mfc0 k0,CP0_CONFIG
  125. li k1,~CONF_CM_CMASK
  126. and k0,k0,k1
  127. ori k0,k0,CONF_CM_UNCACHED
  128. mtc0 k0,CP0_CONFIG
  129. SSNOP
  130. SSNOP
  131. SSNOP
  132. SSNOP
  133. bnezl $0, 1f
  134. 1:
  135. mfc0 k0, CP0_STATUS
  136. sll k0, k0, 3 # check CU0 (kernel?)
  137. bltz k0, 2f
  138. nop
  139. /* Get a valid Kseg0 stack pointer. Any task's stack pointer
  140. * will do, although if we ever want to resume execution we
  141. * better not have corrupted any state. */
  142. get_saved_sp
  143. move sp, k1
  144. 2:
  145. j sb1_cache_error
  146. nop
  147. END(handle_vec2_sb1)