c-r3k.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * r2300.c: R2000 and R3000 specific mmu/cache code.
  3. *
  4. * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
  5. *
  6. * with a lot of changes to make this thing work for R3000s
  7. * Tx39XX R4k style caches added. HK
  8. * Copyright (C) 1998, 1999, 2000 Harald Koerfgen
  9. * Copyright (C) 1998 Gleb Raiko & Vladimir Roganov
  10. * Copyright (C) 2001, 2004 Maciej W. Rozycki
  11. */
  12. #include <linux/init.h>
  13. #include <linux/kernel.h>
  14. #include <linux/sched.h>
  15. #include <linux/mm.h>
  16. #include <asm/page.h>
  17. #include <asm/pgtable.h>
  18. #include <asm/mmu_context.h>
  19. #include <asm/system.h>
  20. #include <asm/isadep.h>
  21. #include <asm/io.h>
  22. #include <asm/bootinfo.h>
  23. #include <asm/cpu.h>
  24. static unsigned long icache_size, dcache_size; /* Size in bytes */
  25. static unsigned long icache_lsize, dcache_lsize; /* Size in bytes */
  26. #undef DEBUG_CACHE
  27. unsigned long __init r3k_cache_size(unsigned long ca_flags)
  28. {
  29. unsigned long flags, status, dummy, size;
  30. volatile unsigned long *p;
  31. p = (volatile unsigned long *) KSEG0;
  32. flags = read_c0_status();
  33. /* isolate cache space */
  34. write_c0_status((ca_flags|flags)&~ST0_IEC);
  35. *p = 0xa5a55a5a;
  36. dummy = *p;
  37. status = read_c0_status();
  38. if (dummy != 0xa5a55a5a || (status & ST0_CM)) {
  39. size = 0;
  40. } else {
  41. for (size = 128; size <= 0x40000; size <<= 1)
  42. *(p + size) = 0;
  43. *p = -1;
  44. for (size = 128;
  45. (size <= 0x40000) && (*(p + size) == 0);
  46. size <<= 1)
  47. ;
  48. if (size > 0x40000)
  49. size = 0;
  50. }
  51. write_c0_status(flags);
  52. return size * sizeof(*p);
  53. }
  54. unsigned long __init r3k_cache_lsize(unsigned long ca_flags)
  55. {
  56. unsigned long flags, status, lsize, i;
  57. volatile unsigned long *p;
  58. p = (volatile unsigned long *) KSEG0;
  59. flags = read_c0_status();
  60. /* isolate cache space */
  61. write_c0_status((ca_flags|flags)&~ST0_IEC);
  62. for (i = 0; i < 128; i++)
  63. *(p + i) = 0;
  64. *(volatile unsigned char *)p = 0;
  65. for (lsize = 1; lsize < 128; lsize <<= 1) {
  66. *(p + lsize);
  67. status = read_c0_status();
  68. if (!(status & ST0_CM))
  69. break;
  70. }
  71. for (i = 0; i < 128; i += lsize)
  72. *(volatile unsigned char *)(p + i) = 0;
  73. write_c0_status(flags);
  74. return lsize * sizeof(*p);
  75. }
  76. static void __init r3k_probe_cache(void)
  77. {
  78. dcache_size = r3k_cache_size(ST0_ISC);
  79. if (dcache_size)
  80. dcache_lsize = r3k_cache_lsize(ST0_ISC);
  81. icache_size = r3k_cache_size(ST0_ISC|ST0_SWC);
  82. if (icache_size)
  83. icache_lsize = r3k_cache_lsize(ST0_ISC|ST0_SWC);
  84. }
  85. static void r3k_flush_icache_range(unsigned long start, unsigned long end)
  86. {
  87. unsigned long size, i, flags;
  88. volatile unsigned char *p;
  89. size = end - start;
  90. if (size > icache_size || KSEGX(start) != KSEG0) {
  91. start = KSEG0;
  92. size = icache_size;
  93. }
  94. p = (char *)start;
  95. flags = read_c0_status();
  96. /* isolate cache space */
  97. write_c0_status((ST0_ISC|ST0_SWC|flags)&~ST0_IEC);
  98. for (i = 0; i < size; i += 0x080) {
  99. asm ( "sb\t$0, 0x000(%0)\n\t"
  100. "sb\t$0, 0x004(%0)\n\t"
  101. "sb\t$0, 0x008(%0)\n\t"
  102. "sb\t$0, 0x00c(%0)\n\t"
  103. "sb\t$0, 0x010(%0)\n\t"
  104. "sb\t$0, 0x014(%0)\n\t"
  105. "sb\t$0, 0x018(%0)\n\t"
  106. "sb\t$0, 0x01c(%0)\n\t"
  107. "sb\t$0, 0x020(%0)\n\t"
  108. "sb\t$0, 0x024(%0)\n\t"
  109. "sb\t$0, 0x028(%0)\n\t"
  110. "sb\t$0, 0x02c(%0)\n\t"
  111. "sb\t$0, 0x030(%0)\n\t"
  112. "sb\t$0, 0x034(%0)\n\t"
  113. "sb\t$0, 0x038(%0)\n\t"
  114. "sb\t$0, 0x03c(%0)\n\t"
  115. "sb\t$0, 0x040(%0)\n\t"
  116. "sb\t$0, 0x044(%0)\n\t"
  117. "sb\t$0, 0x048(%0)\n\t"
  118. "sb\t$0, 0x04c(%0)\n\t"
  119. "sb\t$0, 0x050(%0)\n\t"
  120. "sb\t$0, 0x054(%0)\n\t"
  121. "sb\t$0, 0x058(%0)\n\t"
  122. "sb\t$0, 0x05c(%0)\n\t"
  123. "sb\t$0, 0x060(%0)\n\t"
  124. "sb\t$0, 0x064(%0)\n\t"
  125. "sb\t$0, 0x068(%0)\n\t"
  126. "sb\t$0, 0x06c(%0)\n\t"
  127. "sb\t$0, 0x070(%0)\n\t"
  128. "sb\t$0, 0x074(%0)\n\t"
  129. "sb\t$0, 0x078(%0)\n\t"
  130. "sb\t$0, 0x07c(%0)\n\t"
  131. : : "r" (p) );
  132. p += 0x080;
  133. }
  134. write_c0_status(flags);
  135. }
  136. static void r3k_flush_dcache_range(unsigned long start, unsigned long end)
  137. {
  138. unsigned long size, i, flags;
  139. volatile unsigned char *p;
  140. size = end - start;
  141. if (size > dcache_size || KSEGX(start) != KSEG0) {
  142. start = KSEG0;
  143. size = dcache_size;
  144. }
  145. p = (char *)start;
  146. flags = read_c0_status();
  147. /* isolate cache space */
  148. write_c0_status((ST0_ISC|flags)&~ST0_IEC);
  149. for (i = 0; i < size; i += 0x080) {
  150. asm ( "sb\t$0, 0x000(%0)\n\t"
  151. "sb\t$0, 0x004(%0)\n\t"
  152. "sb\t$0, 0x008(%0)\n\t"
  153. "sb\t$0, 0x00c(%0)\n\t"
  154. "sb\t$0, 0x010(%0)\n\t"
  155. "sb\t$0, 0x014(%0)\n\t"
  156. "sb\t$0, 0x018(%0)\n\t"
  157. "sb\t$0, 0x01c(%0)\n\t"
  158. "sb\t$0, 0x020(%0)\n\t"
  159. "sb\t$0, 0x024(%0)\n\t"
  160. "sb\t$0, 0x028(%0)\n\t"
  161. "sb\t$0, 0x02c(%0)\n\t"
  162. "sb\t$0, 0x030(%0)\n\t"
  163. "sb\t$0, 0x034(%0)\n\t"
  164. "sb\t$0, 0x038(%0)\n\t"
  165. "sb\t$0, 0x03c(%0)\n\t"
  166. "sb\t$0, 0x040(%0)\n\t"
  167. "sb\t$0, 0x044(%0)\n\t"
  168. "sb\t$0, 0x048(%0)\n\t"
  169. "sb\t$0, 0x04c(%0)\n\t"
  170. "sb\t$0, 0x050(%0)\n\t"
  171. "sb\t$0, 0x054(%0)\n\t"
  172. "sb\t$0, 0x058(%0)\n\t"
  173. "sb\t$0, 0x05c(%0)\n\t"
  174. "sb\t$0, 0x060(%0)\n\t"
  175. "sb\t$0, 0x064(%0)\n\t"
  176. "sb\t$0, 0x068(%0)\n\t"
  177. "sb\t$0, 0x06c(%0)\n\t"
  178. "sb\t$0, 0x070(%0)\n\t"
  179. "sb\t$0, 0x074(%0)\n\t"
  180. "sb\t$0, 0x078(%0)\n\t"
  181. "sb\t$0, 0x07c(%0)\n\t"
  182. : : "r" (p) );
  183. p += 0x080;
  184. }
  185. write_c0_status(flags);
  186. }
  187. static inline unsigned long get_phys_page (unsigned long addr,
  188. struct mm_struct *mm)
  189. {
  190. pgd_t *pgd;
  191. pmd_t *pmd;
  192. pte_t *pte;
  193. unsigned long physpage;
  194. pgd = pgd_offset(mm, addr);
  195. pmd = pmd_offset(pgd, addr);
  196. pte = pte_offset(pmd, addr);
  197. if ((physpage = pte_val(*pte)) & _PAGE_VALID)
  198. return KSEG0ADDR(physpage & PAGE_MASK);
  199. return 0;
  200. }
  201. static inline void r3k_flush_cache_all(void)
  202. {
  203. }
  204. static inline void r3k___flush_cache_all(void)
  205. {
  206. r3k_flush_dcache_range(KSEG0, KSEG0 + dcache_size);
  207. r3k_flush_icache_range(KSEG0, KSEG0 + icache_size);
  208. }
  209. static void r3k_flush_cache_mm(struct mm_struct *mm)
  210. {
  211. }
  212. static void r3k_flush_cache_range(struct vm_area_struct *vma,
  213. unsigned long start, unsigned long end)
  214. {
  215. }
  216. static void r3k_flush_cache_page(struct vm_area_struct *vma, unsigned long page, unsigned long pfn)
  217. {
  218. }
  219. static void r3k_flush_data_cache_page(unsigned long addr)
  220. {
  221. }
  222. static void r3k_flush_icache_page(struct vm_area_struct *vma, struct page *page)
  223. {
  224. struct mm_struct *mm = vma->vm_mm;
  225. unsigned long physpage;
  226. if (cpu_context(smp_processor_id(), mm) == 0)
  227. return;
  228. if (!(vma->vm_flags & VM_EXEC))
  229. return;
  230. #ifdef DEBUG_CACHE
  231. printk("cpage[%d,%08lx]", cpu_context(smp_processor_id(), mm), page);
  232. #endif
  233. physpage = (unsigned long) page_address(page);
  234. if (physpage)
  235. r3k_flush_icache_range(physpage, physpage + PAGE_SIZE);
  236. }
  237. static void r3k_flush_cache_sigtramp(unsigned long addr)
  238. {
  239. unsigned long flags;
  240. #ifdef DEBUG_CACHE
  241. printk("csigtramp[%08lx]", addr);
  242. #endif
  243. flags = read_c0_status();
  244. write_c0_status(flags&~ST0_IEC);
  245. /* Fill the TLB to avoid an exception with caches isolated. */
  246. asm ( "lw\t$0, 0x000(%0)\n\t"
  247. "lw\t$0, 0x004(%0)\n\t"
  248. : : "r" (addr) );
  249. write_c0_status((ST0_ISC|ST0_SWC|flags)&~ST0_IEC);
  250. asm ( "sb\t$0, 0x000(%0)\n\t"
  251. "sb\t$0, 0x004(%0)\n\t"
  252. : : "r" (addr) );
  253. write_c0_status(flags);
  254. }
  255. static void r3k_dma_cache_wback_inv(unsigned long start, unsigned long size)
  256. {
  257. /* Catch bad driver code */
  258. BUG_ON(size == 0);
  259. iob();
  260. r3k_flush_dcache_range(start, start + size);
  261. }
  262. void __init ld_mmu_r23000(void)
  263. {
  264. extern void build_clear_page(void);
  265. extern void build_copy_page(void);
  266. r3k_probe_cache();
  267. flush_cache_all = r3k_flush_cache_all;
  268. __flush_cache_all = r3k___flush_cache_all;
  269. flush_cache_mm = r3k_flush_cache_mm;
  270. flush_cache_range = r3k_flush_cache_range;
  271. flush_cache_page = r3k_flush_cache_page;
  272. flush_icache_page = r3k_flush_icache_page;
  273. flush_icache_range = r3k_flush_icache_range;
  274. flush_cache_sigtramp = r3k_flush_cache_sigtramp;
  275. flush_data_cache_page = r3k_flush_data_cache_page;
  276. _dma_cache_wback_inv = r3k_dma_cache_wback_inv;
  277. _dma_cache_wback = r3k_dma_cache_wback_inv;
  278. _dma_cache_inv = r3k_dma_cache_wback_inv;
  279. printk("Primary instruction cache %ldkB, linesize %ld bytes.\n",
  280. icache_size >> 10, icache_lsize);
  281. printk("Primary data cache %ldkB, linesize %ld bytes.\n",
  282. dcache_size >> 10, dcache_lsize);
  283. build_clear_page();
  284. build_copy_page();
  285. }