time.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. *
  18. * Setting up the clock on the MIPS boards.
  19. */
  20. #include <linux/types.h>
  21. #include <linux/config.h>
  22. #include <linux/init.h>
  23. #include <linux/kernel_stat.h>
  24. #include <linux/sched.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/time.h>
  28. #include <linux/timex.h>
  29. #include <linux/mc146818rtc.h>
  30. #include <asm/mipsregs.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/div64.h>
  33. #include <asm/cpu.h>
  34. #include <asm/time.h>
  35. #include <asm/mc146818-time.h>
  36. #include <asm/mips-boards/generic.h>
  37. #include <asm/mips-boards/prom.h>
  38. unsigned long cpu_khz;
  39. #if defined(CONFIG_MIPS_SEAD)
  40. #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ5)
  41. #else
  42. #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
  43. #endif
  44. #if defined(CONFIG_MIPS_ATLAS)
  45. static char display_string[] = " LINUX ON ATLAS ";
  46. #endif
  47. #if defined(CONFIG_MIPS_MALTA)
  48. static char display_string[] = " LINUX ON MALTA ";
  49. #endif
  50. #if defined(CONFIG_MIPS_SEAD)
  51. static char display_string[] = " LINUX ON SEAD ";
  52. #endif
  53. static unsigned int display_count = 0;
  54. #define MAX_DISPLAY_COUNT (sizeof(display_string) - 8)
  55. #define MIPS_CPU_TIMER_IRQ (NR_IRQS-1)
  56. static unsigned int timer_tick_count=0;
  57. void mips_timer_interrupt(struct pt_regs *regs)
  58. {
  59. if ((timer_tick_count++ % HZ) == 0) {
  60. mips_display_message(&display_string[display_count++]);
  61. if (display_count == MAX_DISPLAY_COUNT)
  62. display_count = 0;
  63. }
  64. ll_timer_interrupt(MIPS_CPU_TIMER_IRQ, regs);
  65. }
  66. /*
  67. * Estimate CPU frequency. Sets mips_counter_frequency as a side-effect
  68. */
  69. static unsigned int __init estimate_cpu_frequency(void)
  70. {
  71. unsigned int prid = read_c0_prid() & 0xffff00;
  72. unsigned int count;
  73. #ifdef CONFIG_MIPS_SEAD
  74. /*
  75. * The SEAD board doesn't have a real time clock, so we can't
  76. * really calculate the timer frequency
  77. * For now we hardwire the SEAD board frequency to 12MHz.
  78. */
  79. if ((prid == (PRID_COMP_MIPS | PRID_IMP_20KC)) ||
  80. (prid == (PRID_COMP_MIPS | PRID_IMP_25KF)))
  81. count = 12000000;
  82. else
  83. count = 6000000;
  84. #endif
  85. #if defined(CONFIG_MIPS_ATLAS) || defined(CONFIG_MIPS_MALTA)
  86. unsigned int flags;
  87. local_irq_save(flags);
  88. /* Start counter exactly on falling edge of update flag */
  89. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  90. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  91. /* Start r4k counter. */
  92. write_c0_count(0);
  93. /* Read counter exactly on falling edge of update flag */
  94. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  95. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  96. count = read_c0_count();
  97. /* restore interrupts */
  98. local_irq_restore(flags);
  99. #endif
  100. mips_hpt_frequency = count;
  101. if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
  102. (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
  103. count *= 2;
  104. count += 5000; /* round */
  105. count -= count%10000;
  106. return count;
  107. }
  108. unsigned long __init mips_rtc_get_time(void)
  109. {
  110. return mc146818_get_cmos_time();
  111. }
  112. void __init mips_time_init(void)
  113. {
  114. unsigned int est_freq, flags;
  115. local_irq_save(flags);
  116. #if defined(CONFIG_MIPS_ATLAS) || defined(CONFIG_MIPS_MALTA)
  117. /* Set Data mode - binary. */
  118. CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL);
  119. #endif
  120. est_freq = estimate_cpu_frequency ();
  121. printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
  122. (est_freq%1000000)*100/1000000);
  123. cpu_khz = est_freq / 1000;
  124. local_irq_restore(flags);
  125. }
  126. void __init mips_timer_setup(struct irqaction *irq)
  127. {
  128. /* we are using the cpu counter for timer interrupts */
  129. irq->handler = no_action; /* we use our own handler */
  130. setup_irq(MIPS_CPU_TIMER_IRQ, irq);
  131. /* to generate the first timer interrupt */
  132. write_c0_compare (read_c0_count() + mips_hpt_frequency/HZ);
  133. set_c0_status(ALLINTS);
  134. }