123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592 |
- /*
- * Processor capabilities determination functions.
- *
- * Copyright (C) xxxx the Anonymous
- * Copyright (C) 2003 Maciej W. Rozycki
- * Copyright (C) 1994 - 2003 Ralf Baechle
- * Copyright (C) 2001 MIPS Inc.
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU General Public License
- * as published by the Free Software Foundation; either version
- * 2 of the License, or (at your option) any later version.
- */
- #include <linux/config.h>
- #include <linux/init.h>
- #include <linux/kernel.h>
- #include <linux/ptrace.h>
- #include <linux/stddef.h>
- #include <asm/bugs.h>
- #include <asm/cpu.h>
- #include <asm/fpu.h>
- #include <asm/mipsregs.h>
- #include <asm/system.h>
- /*
- * Not all of the MIPS CPUs have the "wait" instruction available. Moreover,
- * the implementation of the "wait" feature differs between CPU families. This
- * points to the function that implements CPU specific wait.
- * The wait instruction stops the pipeline and reduces the power consumption of
- * the CPU very much.
- */
- void (*cpu_wait)(void) = NULL;
- static void r3081_wait(void)
- {
- unsigned long cfg = read_c0_conf();
- write_c0_conf(cfg | R30XX_CONF_HALT);
- }
- static void r39xx_wait(void)
- {
- unsigned long cfg = read_c0_conf();
- write_c0_conf(cfg | TX39_CONF_HALT);
- }
- static void r4k_wait(void)
- {
- __asm__(".set\tmips3\n\t"
- "wait\n\t"
- ".set\tmips0");
- }
- /*
- * The Au1xxx wait is available only if we run CONFIG_PM and
- * the timer setup found we had a 32KHz counter available.
- * There are still problems with functions that may call au1k_wait
- * directly, but that will be discovered pretty quickly.
- */
- extern void (*au1k_wait_ptr)(void);
- void au1k_wait(void)
- {
- #ifdef CONFIG_PM
- /* using the wait instruction makes CP0 counter unusable */
- __asm__(".set\tmips3\n\t"
- "wait\n\t"
- "nop\n\t"
- "nop\n\t"
- "nop\n\t"
- "nop\n\t"
- ".set\tmips0");
- #else
- __asm__("nop\n\t"
- "nop");
- #endif
- }
- static inline void check_wait(void)
- {
- struct cpuinfo_mips *c = ¤t_cpu_data;
- printk("Checking for 'wait' instruction... ");
- switch (c->cputype) {
- case CPU_R3081:
- case CPU_R3081E:
- cpu_wait = r3081_wait;
- printk(" available.\n");
- break;
- case CPU_TX3927:
- cpu_wait = r39xx_wait;
- printk(" available.\n");
- break;
- case CPU_R4200:
- /* case CPU_R4300: */
- case CPU_R4600:
- case CPU_R4640:
- case CPU_R4650:
- case CPU_R4700:
- case CPU_R5000:
- case CPU_NEVADA:
- case CPU_RM7000:
- case CPU_RM9000:
- case CPU_TX49XX:
- case CPU_4KC:
- case CPU_4KEC:
- case CPU_4KSC:
- case CPU_5KC:
- /* case CPU_20KC:*/
- case CPU_24K:
- case CPU_25KF:
- cpu_wait = r4k_wait;
- printk(" available.\n");
- break;
- #ifdef CONFIG_PM
- case CPU_AU1000:
- case CPU_AU1100:
- case CPU_AU1500:
- if (au1k_wait_ptr != NULL) {
- cpu_wait = au1k_wait_ptr;
- printk(" available.\n");
- }
- else {
- printk(" unavailable.\n");
- }
- break;
- #endif
- default:
- printk(" unavailable.\n");
- break;
- }
- }
- void __init check_bugs32(void)
- {
- check_wait();
- }
- /*
- * Probe whether cpu has config register by trying to play with
- * alternate cache bit and see whether it matters.
- * It's used by cpu_probe to distinguish between R3000A and R3081.
- */
- static inline int cpu_has_confreg(void)
- {
- #ifdef CONFIG_CPU_R3000
- extern unsigned long r3k_cache_size(unsigned long);
- unsigned long size1, size2;
- unsigned long cfg = read_c0_conf();
- size1 = r3k_cache_size(ST0_ISC);
- write_c0_conf(cfg ^ R30XX_CONF_AC);
- size2 = r3k_cache_size(ST0_ISC);
- write_c0_conf(cfg);
- return size1 != size2;
- #else
- return 0;
- #endif
- }
- /*
- * Get the FPU Implementation/Revision.
- */
- static inline unsigned long cpu_get_fpu_id(void)
- {
- unsigned long tmp, fpu_id;
- tmp = read_c0_status();
- __enable_fpu();
- fpu_id = read_32bit_cp1_register(CP1_REVISION);
- write_c0_status(tmp);
- return fpu_id;
- }
- /*
- * Check the CPU has an FPU the official way.
- */
- static inline int __cpu_has_fpu(void)
- {
- return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
- }
- #define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4KTLB \
- | MIPS_CPU_COUNTER)
- static inline void cpu_probe_legacy(struct cpuinfo_mips *c)
- {
- switch (c->processor_id & 0xff00) {
- case PRID_IMP_R2000:
- c->cputype = CPU_R2000;
- c->isa_level = MIPS_CPU_ISA_I;
- c->options = MIPS_CPU_TLB | MIPS_CPU_NOFPUEX;
- if (__cpu_has_fpu())
- c->options |= MIPS_CPU_FPU;
- c->tlbsize = 64;
- break;
- case PRID_IMP_R3000:
- if ((c->processor_id & 0xff) == PRID_REV_R3000A)
- if (cpu_has_confreg())
- c->cputype = CPU_R3081E;
- else
- c->cputype = CPU_R3000A;
- else
- c->cputype = CPU_R3000;
- c->isa_level = MIPS_CPU_ISA_I;
- c->options = MIPS_CPU_TLB | MIPS_CPU_NOFPUEX;
- if (__cpu_has_fpu())
- c->options |= MIPS_CPU_FPU;
- c->tlbsize = 64;
- break;
- case PRID_IMP_R4000:
- if (read_c0_config() & CONF_SC) {
- if ((c->processor_id & 0xff) >= PRID_REV_R4400)
- c->cputype = CPU_R4400PC;
- else
- c->cputype = CPU_R4000PC;
- } else {
- if ((c->processor_id & 0xff) >= PRID_REV_R4400)
- c->cputype = CPU_R4400SC;
- else
- c->cputype = CPU_R4000SC;
- }
- c->isa_level = MIPS_CPU_ISA_III;
- c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_WATCH | MIPS_CPU_VCE |
- MIPS_CPU_LLSC;
- c->tlbsize = 48;
- break;
- case PRID_IMP_VR41XX:
- switch (c->processor_id & 0xf0) {
- case PRID_REV_VR4111:
- c->cputype = CPU_VR4111;
- break;
- case PRID_REV_VR4121:
- c->cputype = CPU_VR4121;
- break;
- case PRID_REV_VR4122:
- if ((c->processor_id & 0xf) < 0x3)
- c->cputype = CPU_VR4122;
- else
- c->cputype = CPU_VR4181A;
- break;
- case PRID_REV_VR4130:
- if ((c->processor_id & 0xf) < 0x4)
- c->cputype = CPU_VR4131;
- else
- c->cputype = CPU_VR4133;
- break;
- default:
- printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
- c->cputype = CPU_VR41XX;
- break;
- }
- c->isa_level = MIPS_CPU_ISA_III;
- c->options = R4K_OPTS;
- c->tlbsize = 32;
- break;
- case PRID_IMP_R4300:
- c->cputype = CPU_R4300;
- c->isa_level = MIPS_CPU_ISA_III;
- c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_LLSC;
- c->tlbsize = 32;
- break;
- case PRID_IMP_R4600:
- c->cputype = CPU_R4600;
- c->isa_level = MIPS_CPU_ISA_III;
- c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
- c->tlbsize = 48;
- break;
- #if 0
- case PRID_IMP_R4650:
- /*
- * This processor doesn't have an MMU, so it's not
- * "real easy" to run Linux on it. It is left purely
- * for documentation. Commented out because it shares
- * it's c0_prid id number with the TX3900.
- */
- c->cputype = CPU_R4650;
- c->isa_level = MIPS_CPU_ISA_III;
- c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
- c->tlbsize = 48;
- break;
- #endif
- case PRID_IMP_TX39:
- c->isa_level = MIPS_CPU_ISA_I;
- c->options = MIPS_CPU_TLB;
- if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
- c->cputype = CPU_TX3927;
- c->tlbsize = 64;
- } else {
- switch (c->processor_id & 0xff) {
- case PRID_REV_TX3912:
- c->cputype = CPU_TX3912;
- c->tlbsize = 32;
- break;
- case PRID_REV_TX3922:
- c->cputype = CPU_TX3922;
- c->tlbsize = 64;
- break;
- default:
- c->cputype = CPU_UNKNOWN;
- break;
- }
- }
- break;
- case PRID_IMP_R4700:
- c->cputype = CPU_R4700;
- c->isa_level = MIPS_CPU_ISA_III;
- c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_LLSC;
- c->tlbsize = 48;
- break;
- case PRID_IMP_TX49:
- c->cputype = CPU_TX49XX;
- c->isa_level = MIPS_CPU_ISA_III;
- c->options = R4K_OPTS | MIPS_CPU_LLSC;
- if (!(c->processor_id & 0x08))
- c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
- c->tlbsize = 48;
- break;
- case PRID_IMP_R5000:
- c->cputype = CPU_R5000;
- c->isa_level = MIPS_CPU_ISA_IV;
- c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_LLSC;
- c->tlbsize = 48;
- break;
- case PRID_IMP_R5432:
- c->cputype = CPU_R5432;
- c->isa_level = MIPS_CPU_ISA_IV;
- c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_WATCH | MIPS_CPU_LLSC;
- c->tlbsize = 48;
- break;
- case PRID_IMP_R5500:
- c->cputype = CPU_R5500;
- c->isa_level = MIPS_CPU_ISA_IV;
- c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_WATCH | MIPS_CPU_LLSC;
- c->tlbsize = 48;
- break;
- case PRID_IMP_NEVADA:
- c->cputype = CPU_NEVADA;
- c->isa_level = MIPS_CPU_ISA_IV;
- c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
- c->tlbsize = 48;
- break;
- case PRID_IMP_R6000:
- c->cputype = CPU_R6000;
- c->isa_level = MIPS_CPU_ISA_II;
- c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
- MIPS_CPU_LLSC;
- c->tlbsize = 32;
- break;
- case PRID_IMP_R6000A:
- c->cputype = CPU_R6000A;
- c->isa_level = MIPS_CPU_ISA_II;
- c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
- MIPS_CPU_LLSC;
- c->tlbsize = 32;
- break;
- case PRID_IMP_RM7000:
- c->cputype = CPU_RM7000;
- c->isa_level = MIPS_CPU_ISA_IV;
- c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_LLSC;
- /*
- * Undocumented RM7000: Bit 29 in the info register of
- * the RM7000 v2.0 indicates if the TLB has 48 or 64
- * entries.
- *
- * 29 1 => 64 entry JTLB
- * 0 => 48 entry JTLB
- */
- c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
- break;
- case PRID_IMP_RM9000:
- c->cputype = CPU_RM9000;
- c->isa_level = MIPS_CPU_ISA_IV;
- c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_LLSC;
- /*
- * Bit 29 in the info register of the RM9000
- * indicates if the TLB has 48 or 64 entries.
- *
- * 29 1 => 64 entry JTLB
- * 0 => 48 entry JTLB
- */
- c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
- break;
- case PRID_IMP_R8000:
- c->cputype = CPU_R8000;
- c->isa_level = MIPS_CPU_ISA_IV;
- c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
- MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_LLSC;
- c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
- break;
- case PRID_IMP_R10000:
- c->cputype = CPU_R10000;
- c->isa_level = MIPS_CPU_ISA_IV;
- c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
- MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
- MIPS_CPU_LLSC;
- c->tlbsize = 64;
- break;
- case PRID_IMP_R12000:
- c->cputype = CPU_R12000;
- c->isa_level = MIPS_CPU_ISA_IV;
- c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
- MIPS_CPU_FPU | MIPS_CPU_32FPR |
- MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
- MIPS_CPU_LLSC;
- c->tlbsize = 64;
- break;
- }
- }
- static inline void decode_config1(struct cpuinfo_mips *c)
- {
- unsigned long config0 = read_c0_config();
- unsigned long config1;
- if ((config0 & (1 << 31)) == 0)
- return; /* actually wort a panic() */
- /* MIPS32 or MIPS64 compliant CPU. Read Config 1 register. */
- c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
- MIPS_CPU_4KTLB | MIPS_CPU_COUNTER | MIPS_CPU_DIVEC |
- MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
- config1 = read_c0_config1();
- if (config1 & (1 << 3))
- c->options |= MIPS_CPU_WATCH;
- if (config1 & (1 << 2))
- c->options |= MIPS_CPU_MIPS16;
- if (config1 & (1 << 1))
- c->options |= MIPS_CPU_EJTAG;
- if (config1 & 1) {
- c->options |= MIPS_CPU_FPU;
- c->options |= MIPS_CPU_32FPR;
- }
- c->scache.flags = MIPS_CACHE_NOT_PRESENT;
- c->tlbsize = ((config1 >> 25) & 0x3f) + 1;
- }
- static inline void cpu_probe_mips(struct cpuinfo_mips *c)
- {
- decode_config1(c);
- switch (c->processor_id & 0xff00) {
- case PRID_IMP_4KC:
- c->cputype = CPU_4KC;
- c->isa_level = MIPS_CPU_ISA_M32;
- break;
- case PRID_IMP_4KEC:
- c->cputype = CPU_4KEC;
- c->isa_level = MIPS_CPU_ISA_M32;
- break;
- case PRID_IMP_4KSC:
- c->cputype = CPU_4KSC;
- c->isa_level = MIPS_CPU_ISA_M32;
- break;
- case PRID_IMP_5KC:
- c->cputype = CPU_5KC;
- c->isa_level = MIPS_CPU_ISA_M64;
- break;
- case PRID_IMP_20KC:
- c->cputype = CPU_20KC;
- c->isa_level = MIPS_CPU_ISA_M64;
- break;
- case PRID_IMP_24K:
- c->cputype = CPU_24K;
- c->isa_level = MIPS_CPU_ISA_M32;
- break;
- case PRID_IMP_25KF:
- c->cputype = CPU_25KF;
- c->isa_level = MIPS_CPU_ISA_M64;
- /* Probe for L2 cache */
- c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
- break;
- }
- }
- static inline void cpu_probe_alchemy(struct cpuinfo_mips *c)
- {
- decode_config1(c);
- switch (c->processor_id & 0xff00) {
- case PRID_IMP_AU1_REV1:
- case PRID_IMP_AU1_REV2:
- switch ((c->processor_id >> 24) & 0xff) {
- case 0:
- c->cputype = CPU_AU1000;
- break;
- case 1:
- c->cputype = CPU_AU1500;
- break;
- case 2:
- c->cputype = CPU_AU1100;
- break;
- case 3:
- c->cputype = CPU_AU1550;
- break;
- default:
- panic("Unknown Au Core!");
- break;
- }
- c->isa_level = MIPS_CPU_ISA_M32;
- break;
- }
- }
- static inline void cpu_probe_sibyte(struct cpuinfo_mips *c)
- {
- decode_config1(c);
- switch (c->processor_id & 0xff00) {
- case PRID_IMP_SB1:
- c->cputype = CPU_SB1;
- c->isa_level = MIPS_CPU_ISA_M64;
- c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
- MIPS_CPU_COUNTER | MIPS_CPU_DIVEC |
- MIPS_CPU_MCHECK | MIPS_CPU_EJTAG |
- MIPS_CPU_WATCH | MIPS_CPU_LLSC;
- #ifndef CONFIG_SB1_PASS_1_WORKAROUNDS
- /* FPU in pass1 is known to have issues. */
- c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
- #endif
- break;
- }
- }
- static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c)
- {
- decode_config1(c);
- switch (c->processor_id & 0xff00) {
- case PRID_IMP_SR71000:
- c->cputype = CPU_SR71000;
- c->isa_level = MIPS_CPU_ISA_M64;
- c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
- MIPS_CPU_4KTLB | MIPS_CPU_FPU |
- MIPS_CPU_COUNTER | MIPS_CPU_MCHECK;
- c->scache.ways = 8;
- c->tlbsize = 64;
- break;
- }
- }
- __init void cpu_probe(void)
- {
- struct cpuinfo_mips *c = ¤t_cpu_data;
- c->processor_id = PRID_IMP_UNKNOWN;
- c->fpu_id = FPIR_IMP_NONE;
- c->cputype = CPU_UNKNOWN;
- c->processor_id = read_c0_prid();
- switch (c->processor_id & 0xff0000) {
- case PRID_COMP_LEGACY:
- cpu_probe_legacy(c);
- break;
- case PRID_COMP_MIPS:
- cpu_probe_mips(c);
- break;
- case PRID_COMP_ALCHEMY:
- cpu_probe_alchemy(c);
- break;
- case PRID_COMP_SIBYTE:
- cpu_probe_sibyte(c);
- break;
- case PRID_COMP_SANDCRAFT:
- cpu_probe_sandcraft(c);
- break;
- default:
- c->cputype = CPU_UNKNOWN;
- }
- if (c->options & MIPS_CPU_FPU)
- c->fpu_id = cpu_get_fpu_id();
- }
- __init void cpu_report(void)
- {
- struct cpuinfo_mips *c = ¤t_cpu_data;
- printk("CPU revision is: %08x\n", c->processor_id);
- if (c->options & MIPS_CPU_FPU)
- printk("FPU revision is: %08x\n", c->fpu_id);
- }
|