ioasic-irq.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * linux/arch/mips/dec/ioasic-irq.c
  3. *
  4. * DEC I/O ASIC interrupts.
  5. *
  6. * Copyright (c) 2002, 2003 Maciej W. Rozycki
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/irq.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/types.h>
  17. #include <asm/dec/ioasic.h>
  18. #include <asm/dec/ioasic_addrs.h>
  19. #include <asm/dec/ioasic_ints.h>
  20. static DEFINE_SPINLOCK(ioasic_lock);
  21. static int ioasic_irq_base;
  22. static inline void unmask_ioasic_irq(unsigned int irq)
  23. {
  24. u32 simr;
  25. simr = ioasic_read(IO_REG_SIMR);
  26. simr |= (1 << (irq - ioasic_irq_base));
  27. ioasic_write(IO_REG_SIMR, simr);
  28. }
  29. static inline void mask_ioasic_irq(unsigned int irq)
  30. {
  31. u32 simr;
  32. simr = ioasic_read(IO_REG_SIMR);
  33. simr &= ~(1 << (irq - ioasic_irq_base));
  34. ioasic_write(IO_REG_SIMR, simr);
  35. }
  36. static inline void clear_ioasic_irq(unsigned int irq)
  37. {
  38. u32 sir;
  39. sir = ~(1 << (irq - ioasic_irq_base));
  40. ioasic_write(IO_REG_SIR, sir);
  41. }
  42. static inline void enable_ioasic_irq(unsigned int irq)
  43. {
  44. unsigned long flags;
  45. spin_lock_irqsave(&ioasic_lock, flags);
  46. unmask_ioasic_irq(irq);
  47. spin_unlock_irqrestore(&ioasic_lock, flags);
  48. }
  49. static inline void disable_ioasic_irq(unsigned int irq)
  50. {
  51. unsigned long flags;
  52. spin_lock_irqsave(&ioasic_lock, flags);
  53. mask_ioasic_irq(irq);
  54. spin_unlock_irqrestore(&ioasic_lock, flags);
  55. }
  56. static inline unsigned int startup_ioasic_irq(unsigned int irq)
  57. {
  58. enable_ioasic_irq(irq);
  59. return 0;
  60. }
  61. #define shutdown_ioasic_irq disable_ioasic_irq
  62. static inline void ack_ioasic_irq(unsigned int irq)
  63. {
  64. spin_lock(&ioasic_lock);
  65. mask_ioasic_irq(irq);
  66. spin_unlock(&ioasic_lock);
  67. fast_iob();
  68. }
  69. static inline void end_ioasic_irq(unsigned int irq)
  70. {
  71. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  72. enable_ioasic_irq(irq);
  73. }
  74. static struct hw_interrupt_type ioasic_irq_type = {
  75. .typename = "IO-ASIC",
  76. .startup = startup_ioasic_irq,
  77. .shutdown = shutdown_ioasic_irq,
  78. .enable = enable_ioasic_irq,
  79. .disable = disable_ioasic_irq,
  80. .ack = ack_ioasic_irq,
  81. .end = end_ioasic_irq,
  82. };
  83. #define startup_ioasic_dma_irq startup_ioasic_irq
  84. #define shutdown_ioasic_dma_irq shutdown_ioasic_irq
  85. #define enable_ioasic_dma_irq enable_ioasic_irq
  86. #define disable_ioasic_dma_irq disable_ioasic_irq
  87. #define ack_ioasic_dma_irq ack_ioasic_irq
  88. static inline void end_ioasic_dma_irq(unsigned int irq)
  89. {
  90. clear_ioasic_irq(irq);
  91. fast_iob();
  92. end_ioasic_irq(irq);
  93. }
  94. static struct hw_interrupt_type ioasic_dma_irq_type = {
  95. .typename = "IO-ASIC-DMA",
  96. .startup = startup_ioasic_dma_irq,
  97. .shutdown = shutdown_ioasic_dma_irq,
  98. .enable = enable_ioasic_dma_irq,
  99. .disable = disable_ioasic_dma_irq,
  100. .ack = ack_ioasic_dma_irq,
  101. .end = end_ioasic_dma_irq,
  102. };
  103. void __init init_ioasic_irqs(int base)
  104. {
  105. int i;
  106. /* Mask interrupts. */
  107. ioasic_write(IO_REG_SIMR, 0);
  108. fast_iob();
  109. for (i = base; i < base + IO_INR_DMA; i++) {
  110. irq_desc[i].status = IRQ_DISABLED;
  111. irq_desc[i].action = 0;
  112. irq_desc[i].depth = 1;
  113. irq_desc[i].handler = &ioasic_irq_type;
  114. }
  115. for (; i < base + IO_IRQ_LINES; i++) {
  116. irq_desc[i].status = IRQ_DISABLED;
  117. irq_desc[i].action = 0;
  118. irq_desc[i].depth = 1;
  119. irq_desc[i].handler = &ioasic_dma_irq_type;
  120. }
  121. ioasic_irq_base = base;
  122. }