int-handler.S 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * arch/mips/dec/int-handler.S
  3. *
  4. * Copyright (C) 1995, 1996, 1997 Paul M. Antoine and Harald Koerfgen
  5. * Copyright (C) 2000, 2001, 2002, 2003 Maciej W. Rozycki
  6. *
  7. * Written by Ralf Baechle and Andreas Busse, modified for DECStation
  8. * support by Paul Antoine and Harald Koerfgen.
  9. *
  10. * completly rewritten:
  11. * Copyright (C) 1998 Harald Koerfgen
  12. *
  13. * Rewritten extensively for controller-driven IRQ support
  14. * by Maciej W. Rozycki.
  15. */
  16. #include <linux/config.h>
  17. #include <asm/asm.h>
  18. #include <asm/regdef.h>
  19. #include <asm/mipsregs.h>
  20. #include <asm/stackframe.h>
  21. #include <asm/addrspace.h>
  22. #include <asm/dec/interrupts.h>
  23. #include <asm/dec/ioasic_addrs.h>
  24. #include <asm/dec/ioasic_ints.h>
  25. #include <asm/dec/kn01.h>
  26. #include <asm/dec/kn02.h>
  27. #include <asm/dec/kn02xa.h>
  28. #include <asm/dec/kn03.h>
  29. .text
  30. .set noreorder
  31. /*
  32. * decstation_handle_int: Interrupt handler for DECStations
  33. *
  34. * We follow the model in the Indy interrupt code by David Miller, where he
  35. * says: a lot of complication here is taken away because:
  36. *
  37. * 1) We handle one interrupt and return, sitting in a loop
  38. * and moving across all the pending IRQ bits in the cause
  39. * register is _NOT_ the answer, the common case is one
  40. * pending IRQ so optimize in that direction.
  41. *
  42. * 2) We need not check against bits in the status register
  43. * IRQ mask, that would make this routine slow as hell.
  44. *
  45. * 3) Linux only thinks in terms of all IRQs on or all IRQs
  46. * off, nothing in between like BSD spl() brain-damage.
  47. *
  48. * Furthermore, the IRQs on the DECStations look basically (barring
  49. * software IRQs which we don't use at all) like...
  50. *
  51. * DS2100/3100's, aka kn01, aka Pmax:
  52. *
  53. * MIPS IRQ Source
  54. * -------- ------
  55. * 0 Software (ignored)
  56. * 1 Software (ignored)
  57. * 2 SCSI
  58. * 3 Lance Ethernet
  59. * 4 DZ11 serial
  60. * 5 RTC
  61. * 6 Memory Controller
  62. * 7 FPU
  63. *
  64. * DS5000/200, aka kn02, aka 3max:
  65. *
  66. * MIPS IRQ Source
  67. * -------- ------
  68. * 0 Software (ignored)
  69. * 1 Software (ignored)
  70. * 2 TurboChannel
  71. * 3 RTC
  72. * 4 Reserved
  73. * 5 Memory Controller
  74. * 6 Reserved
  75. * 7 FPU
  76. *
  77. * DS5000/1xx's, aka kn02ba, aka 3min:
  78. *
  79. * MIPS IRQ Source
  80. * -------- ------
  81. * 0 Software (ignored)
  82. * 1 Software (ignored)
  83. * 2 TurboChannel Slot 0
  84. * 3 TurboChannel Slot 1
  85. * 4 TurboChannel Slot 2
  86. * 5 TurboChannel Slot 3 (ASIC)
  87. * 6 Halt button
  88. * 7 FPU/R4k timer
  89. *
  90. * DS5000/2x's, aka kn02ca, aka maxine:
  91. *
  92. * MIPS IRQ Source
  93. * -------- ------
  94. * 0 Software (ignored)
  95. * 1 Software (ignored)
  96. * 2 Periodic Interrupt (100usec)
  97. * 3 RTC
  98. * 4 I/O write timeout
  99. * 5 TurboChannel (ASIC)
  100. * 6 Halt Keycode from Access.Bus keyboard (CTRL-ALT-ENTER)
  101. * 7 FPU/R4k timer
  102. *
  103. * DS5000/2xx's, aka kn03, aka 3maxplus:
  104. *
  105. * MIPS IRQ Source
  106. * -------- ------
  107. * 0 Software (ignored)
  108. * 1 Software (ignored)
  109. * 2 System Board (ASIC)
  110. * 3 RTC
  111. * 4 Reserved
  112. * 5 Memory
  113. * 6 Halt Button
  114. * 7 FPU/R4k timer
  115. *
  116. * We handle the IRQ according to _our_ priority (see setup.c),
  117. * then we just return. If multiple IRQs are pending then we will
  118. * just take another exception, big deal.
  119. */
  120. .align 5
  121. NESTED(decstation_handle_int, PT_SIZE, ra)
  122. .set noat
  123. SAVE_ALL
  124. CLI # TEST: interrupts should be off
  125. .set at
  126. .set noreorder
  127. /*
  128. * Get pending Interrupts
  129. */
  130. mfc0 t0,CP0_CAUSE # get pending interrupts
  131. mfc0 t1,CP0_STATUS
  132. #ifdef CONFIG_32BIT
  133. lw t2,cpu_fpu_mask
  134. #endif
  135. andi t0,ST0_IM # CAUSE.CE may be non-zero!
  136. and t0,t1 # isolate allowed ones
  137. beqz t0,spurious
  138. #ifdef CONFIG_32BIT
  139. and t2,t0
  140. bnez t2,fpu # handle FPU immediately
  141. #endif
  142. /*
  143. * Find irq with highest priority
  144. */
  145. PTR_LA t1,cpu_mask_nr_tbl
  146. 1: lw t2,(t1)
  147. nop
  148. and t2,t0
  149. beqz t2,1b
  150. addu t1,2*PTRSIZE # delay slot
  151. /*
  152. * Do the low-level stuff
  153. */
  154. lw a0,(-PTRSIZE)(t1)
  155. nop
  156. bgez a0,handle_it # irq_nr >= 0?
  157. # irq_nr < 0: it is an address
  158. nop
  159. jr a0
  160. # a trick to save a branch:
  161. lui t2,(KN03_IOASIC_BASE>>16)&0xffff
  162. # upper part of IOASIC Address
  163. /*
  164. * Handle "IRQ Controller" Interrupts
  165. * Masked Interrupts are still visible and have to be masked "by hand".
  166. */
  167. FEXPORT(kn02_io_int) # 3max
  168. lui t0,(KN02_CSR_BASE>>16)&0xffff
  169. # get interrupt status and mask
  170. lw t0,(t0)
  171. nop
  172. andi t1,t0,KN02_IRQ_ALL
  173. b 1f
  174. srl t0,16 # shift interrupt mask
  175. FEXPORT(kn02xa_io_int) # 3min/maxine
  176. lui t2,(KN02XA_IOASIC_BASE>>16)&0xffff
  177. # upper part of IOASIC Address
  178. FEXPORT(kn03_io_int) # 3max+ (t2 loaded earlier)
  179. lw t0,IO_REG_SIR(t2) # get status: IOASIC sir
  180. lw t1,IO_REG_SIMR(t2) # get mask: IOASIC simr
  181. nop
  182. 1: and t0,t1 # mask out allowed ones
  183. beqz t0,spurious
  184. /*
  185. * Find irq with highest priority
  186. */
  187. PTR_LA t1,asic_mask_nr_tbl
  188. 2: lw t2,(t1)
  189. nop
  190. and t2,t0
  191. beq zero,t2,2b
  192. addu t1,2*PTRSIZE # delay slot
  193. /*
  194. * Do the low-level stuff
  195. */
  196. lw a0,%lo(-PTRSIZE)(t1)
  197. nop
  198. bgez a0,handle_it # irq_nr >= 0?
  199. # irq_nr < 0: it is an address
  200. nop
  201. jr a0
  202. nop # delay slot
  203. /*
  204. * Dispatch low-priority interrupts. We reconsider all status
  205. * bits again, which looks like a lose, but it makes the code
  206. * simple and O(log n), so it gets compensated.
  207. */
  208. FEXPORT(cpu_all_int) # HALT, timers, software junk
  209. li a0,DEC_CPU_IRQ_BASE
  210. srl t0,CAUSEB_IP
  211. li t1,CAUSEF_IP>>CAUSEB_IP # mask
  212. b 1f
  213. li t2,4 # nr of bits / 2
  214. FEXPORT(kn02_all_int) # impossible ?
  215. li a0,KN02_IRQ_BASE
  216. li t1,KN02_IRQ_ALL # mask
  217. b 1f
  218. li t2,4 # nr of bits / 2
  219. FEXPORT(asic_all_int) # various I/O ASIC junk
  220. li a0,IO_IRQ_BASE
  221. li t1,IO_IRQ_ALL # mask
  222. b 1f
  223. li t2,8 # nr of bits / 2
  224. /*
  225. * Dispatch DMA interrupts -- O(log n).
  226. */
  227. FEXPORT(asic_dma_int) # I/O ASIC DMA events
  228. li a0,IO_IRQ_BASE+IO_INR_DMA
  229. srl t0,IO_INR_DMA
  230. li t1,IO_IRQ_DMA>>IO_INR_DMA # mask
  231. li t2,8 # nr of bits / 2
  232. /*
  233. * Find irq with highest priority.
  234. * Highest irq number takes precedence.
  235. */
  236. 1: srlv t3,t1,t2
  237. 2: xor t1,t3
  238. and t3,t0,t1
  239. beqz t3,3f
  240. nop
  241. move t0,t3
  242. addu a0,t2
  243. 3: srl t2,1
  244. bnez t2,2b
  245. srlv t3,t1,t2
  246. handle_it:
  247. jal do_IRQ
  248. move a1,sp
  249. j ret_from_irq
  250. nop
  251. #ifdef CONFIG_32BIT
  252. fpu:
  253. j handle_fpe_int
  254. nop
  255. #endif
  256. spurious:
  257. j spurious_interrupt
  258. nop
  259. END(decstation_handle_int)
  260. /*
  261. * Generic unimplemented interrupt routines -- cpu_mask_nr_tbl
  262. * and asic_mask_nr_tbl are initialized to point all interrupts here.
  263. * The tables are then filled in by machine-specific initialisation
  264. * in dec_setup().
  265. */
  266. FEXPORT(dec_intr_unimplemented)
  267. move a1,t0 # cheats way of printing an arg!
  268. PANIC("Unimplemented cpu interrupt! CP0_CAUSE: 0x%08x");
  269. FEXPORT(asic_intr_unimplemented)
  270. move a1,t0 # cheats way of printing an arg!
  271. PANIC("Unimplemented asic interrupt! ASIC ISR: 0x%08x");