nile4_pic.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * arch/mips/ddb5476/nile4.c --
  3. * low-level PIC code for NEC Vrc-5476 (Nile 4)
  4. *
  5. * Copyright (C) 2000 Geert Uytterhoeven <geert@sonycom.com>
  6. * Sony Software Development Center Europe (SDCE), Brussels
  7. *
  8. * Copyright 2001 MontaVista Software Inc.
  9. * Author: jsun@mvista.com or jsun@junsun.net
  10. *
  11. */
  12. #include <linux/config.h>
  13. #include <linux/kernel.h>
  14. #include <linux/types.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/ioport.h>
  17. #include <asm/addrspace.h>
  18. #include <asm/ddb5xxx/ddb5xxx.h>
  19. static int irq_base;
  20. /*
  21. * Interrupt Programming
  22. */
  23. void nile4_map_irq(int nile4_irq, int cpu_irq)
  24. {
  25. u32 offset, t;
  26. offset = DDB_INTCTRL;
  27. if (nile4_irq >= 8) {
  28. offset += 4;
  29. nile4_irq -= 8;
  30. }
  31. t = ddb_in32(offset);
  32. t &= ~(7 << (nile4_irq * 4));
  33. t |= cpu_irq << (nile4_irq * 4);
  34. ddb_out32(offset, t);
  35. }
  36. void nile4_map_irq_all(int cpu_irq)
  37. {
  38. u32 all, t;
  39. all = cpu_irq;
  40. all |= all << 4;
  41. all |= all << 8;
  42. all |= all << 16;
  43. t = ddb_in32(DDB_INTCTRL);
  44. t &= 0x88888888;
  45. t |= all;
  46. ddb_out32(DDB_INTCTRL, t);
  47. t = ddb_in32(DDB_INTCTRL + 4);
  48. t &= 0x88888888;
  49. t |= all;
  50. ddb_out32(DDB_INTCTRL + 4, t);
  51. }
  52. void nile4_enable_irq(unsigned int nile4_irq)
  53. {
  54. u32 offset, t;
  55. nile4_irq-=irq_base;
  56. ddb5074_led_hex(8);
  57. offset = DDB_INTCTRL;
  58. if (nile4_irq >= 8) {
  59. offset += 4;
  60. nile4_irq -= 8;
  61. }
  62. ddb5074_led_hex(9);
  63. t = ddb_in32(offset);
  64. ddb5074_led_hex(0xa);
  65. t |= 8 << (nile4_irq * 4);
  66. ddb_out32(offset, t);
  67. ddb5074_led_hex(0xb);
  68. }
  69. void nile4_disable_irq(unsigned int nile4_irq)
  70. {
  71. u32 offset, t;
  72. nile4_irq-=irq_base;
  73. offset = DDB_INTCTRL;
  74. if (nile4_irq >= 8) {
  75. offset += 4;
  76. nile4_irq -= 8;
  77. }
  78. t = ddb_in32(offset);
  79. t &= ~(8 << (nile4_irq * 4));
  80. ddb_out32(offset, t);
  81. }
  82. void nile4_disable_irq_all(void)
  83. {
  84. ddb_out32(DDB_INTCTRL, 0);
  85. ddb_out32(DDB_INTCTRL + 4, 0);
  86. }
  87. u16 nile4_get_irq_stat(int cpu_irq)
  88. {
  89. return ddb_in16(DDB_INTSTAT0 + cpu_irq * 2);
  90. }
  91. void nile4_enable_irq_output(int cpu_irq)
  92. {
  93. u32 t;
  94. t = ddb_in32(DDB_INTSTAT1 + 4);
  95. t |= 1 << (16 + cpu_irq);
  96. ddb_out32(DDB_INTSTAT1, t);
  97. }
  98. void nile4_disable_irq_output(int cpu_irq)
  99. {
  100. u32 t;
  101. t = ddb_in32(DDB_INTSTAT1 + 4);
  102. t &= ~(1 << (16 + cpu_irq));
  103. ddb_out32(DDB_INTSTAT1, t);
  104. }
  105. void nile4_set_pci_irq_polarity(int pci_irq, int high)
  106. {
  107. u32 t;
  108. t = ddb_in32(DDB_INTPPES);
  109. if (high)
  110. t &= ~(1 << (pci_irq * 2));
  111. else
  112. t |= 1 << (pci_irq * 2);
  113. ddb_out32(DDB_INTPPES, t);
  114. }
  115. void nile4_set_pci_irq_level_or_edge(int pci_irq, int level)
  116. {
  117. u32 t;
  118. t = ddb_in32(DDB_INTPPES);
  119. if (level)
  120. t |= 2 << (pci_irq * 2);
  121. else
  122. t &= ~(2 << (pci_irq * 2));
  123. ddb_out32(DDB_INTPPES, t);
  124. }
  125. void nile4_clear_irq(int nile4_irq)
  126. {
  127. nile4_irq-=irq_base;
  128. ddb_out32(DDB_INTCLR, 1 << nile4_irq);
  129. }
  130. void nile4_clear_irq_mask(u32 mask)
  131. {
  132. ddb_out32(DDB_INTCLR, mask);
  133. }
  134. u8 nile4_i8259_iack(void)
  135. {
  136. u8 irq;
  137. u32 reg;
  138. /* Set window 0 for interrupt acknowledge */
  139. reg = ddb_in32(DDB_PCIINIT0);
  140. ddb_set_pmr(DDB_PCIINIT0, DDB_PCICMD_IACK, 0, DDB_PCI_ACCESS_32);
  141. irq = *(volatile u8 *) KSEG1ADDR(DDB_PCI_IACK_BASE);
  142. /* restore window 0 for PCI I/O space */
  143. // ddb_set_pmr(DDB_PCIINIT0, DDB_PCICMD_IO, 0, DDB_PCI_ACCESS_32);
  144. ddb_out32(DDB_PCIINIT0, reg);
  145. /* i8269.c set the base vector to be 0x0 */
  146. return irq ;
  147. }
  148. static unsigned int nile4_irq_startup(unsigned int irq) {
  149. nile4_enable_irq(irq);
  150. return 0;
  151. }
  152. static void nile4_ack_irq(unsigned int irq) {
  153. ddb5074_led_hex(4);
  154. nile4_clear_irq(irq);
  155. ddb5074_led_hex(2);
  156. nile4_disable_irq(irq);
  157. ddb5074_led_hex(0);
  158. }
  159. static void nile4_irq_end(unsigned int irq) {
  160. ddb5074_led_hex(3);
  161. if(!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
  162. ddb5074_led_hex(5);
  163. nile4_enable_irq(irq);
  164. ddb5074_led_hex(7);
  165. }
  166. ddb5074_led_hex(1);
  167. }
  168. #define nile4_irq_shutdown nile4_disable_irq
  169. static hw_irq_controller nile4_irq_controller = {
  170. "nile4",
  171. nile4_irq_startup,
  172. nile4_irq_shutdown,
  173. nile4_enable_irq,
  174. nile4_disable_irq,
  175. nile4_ack_irq,
  176. nile4_irq_end,
  177. NULL
  178. };
  179. void nile4_irq_setup(u32 base) {
  180. int i;
  181. irq_base=base;
  182. /* Map all interrupts to CPU int #0 */
  183. nile4_map_irq_all(0);
  184. /* PCI INTA#-E# must be level triggered */
  185. nile4_set_pci_irq_level_or_edge(0, 1);
  186. nile4_set_pci_irq_level_or_edge(1, 1);
  187. nile4_set_pci_irq_level_or_edge(2, 1);
  188. nile4_set_pci_irq_level_or_edge(3, 1);
  189. nile4_set_pci_irq_level_or_edge(4, 1);
  190. /* PCI INTA#-D# must be active low, INTE# must be active high */
  191. nile4_set_pci_irq_polarity(0, 0);
  192. nile4_set_pci_irq_polarity(1, 0);
  193. nile4_set_pci_irq_polarity(2, 0);
  194. nile4_set_pci_irq_polarity(3, 0);
  195. nile4_set_pci_irq_polarity(4, 1);
  196. for (i = 0; i < 16; i++) {
  197. nile4_clear_irq(i);
  198. nile4_disable_irq(i);
  199. }
  200. /* Enable CPU int #0 */
  201. nile4_enable_irq_output(0);
  202. for (i= base; i< base + NUM_NILE4_INTERRUPTS; i++) {
  203. irq_desc[i].status = IRQ_DISABLED;
  204. irq_desc[i].action = NULL;
  205. irq_desc[i].depth = 1;
  206. irq_desc[i].handler = &nile4_irq_controller;
  207. }
  208. }
  209. #if defined(CONFIG_RUNTIME_DEBUG)
  210. void nile4_dump_irq_status(void)
  211. {
  212. printk(KERN_DEBUG "
  213. CPUSTAT = %p:%p\n", (void *) ddb_in32(DDB_CPUSTAT + 4),
  214. (void *) ddb_in32(DDB_CPUSTAT));
  215. printk(KERN_DEBUG "
  216. INTCTRL = %p:%p\n", (void *) ddb_in32(DDB_INTCTRL + 4),
  217. (void *) ddb_in32(DDB_INTCTRL));
  218. printk(KERN_DEBUG
  219. "INTSTAT0 = %p:%p\n",
  220. (void *) ddb_in32(DDB_INTSTAT0 + 4),
  221. (void *) ddb_in32(DDB_INTSTAT0));
  222. printk(KERN_DEBUG
  223. "INTSTAT1 = %p:%p\n",
  224. (void *) ddb_in32(DDB_INTSTAT1 + 4),
  225. (void *) ddb_in32(DDB_INTSTAT1));
  226. printk(KERN_DEBUG
  227. "INTCLR = %p:%p\n", (void *) ddb_in32(DDB_INTCLR + 4),
  228. (void *) ddb_in32(DDB_INTCLR));
  229. printk(KERN_DEBUG
  230. "INTPPES = %p:%p\n", (void *) ddb_in32(DDB_INTPPES + 4),
  231. (void *) ddb_in32(DDB_INTPPES));
  232. }
  233. #endif