pci.c 3.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697
  1. /*
  2. * BRIEF MODULE DESCRIPTION
  3. * Alchemy/AMD Au1x00 pci support.
  4. *
  5. * Copyright 2001,2002,2003 MontaVista Software Inc.
  6. * Author: MontaVista Software, Inc.
  7. * ppopov@mvista.com or source@mvista.com
  8. *
  9. * Copyright (C) 2004 by Ralf Baechle (ralf@linux-mips.org)
  10. *
  11. * Support for all devices (greater than 16) added by David Gathright.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  19. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  20. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  21. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  22. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  23. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  24. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  25. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  26. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  27. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  28. *
  29. * You should have received a copy of the GNU General Public License along
  30. * with this program; if not, write to the Free Software Foundation, Inc.,
  31. * 675 Mass Ave, Cambridge, MA 02139, USA.
  32. */
  33. #include <linux/config.h>
  34. #include <linux/types.h>
  35. #include <linux/pci.h>
  36. #include <linux/kernel.h>
  37. #include <linux/init.h>
  38. #include <asm/mach-au1x00/au1000.h>
  39. /* TBD */
  40. static struct resource pci_io_resource = {
  41. "pci IO space",
  42. (u32)PCI_IO_START,
  43. (u32)PCI_IO_END,
  44. IORESOURCE_IO
  45. };
  46. static struct resource pci_mem_resource = {
  47. "pci memory space",
  48. (u32)PCI_MEM_START,
  49. (u32)PCI_MEM_END,
  50. IORESOURCE_MEM
  51. };
  52. extern struct pci_ops au1x_pci_ops;
  53. static struct pci_controller au1x_controller = {
  54. .pci_ops = &au1x_pci_ops,
  55. .io_resource = &pci_io_resource,
  56. .mem_resource = &pci_mem_resource,
  57. };
  58. #if defined(CONFIG_SOC_AU1500) || defined(CONFIG_SOC_AU1550)
  59. static unsigned long virt_io_addr;
  60. #endif
  61. static int __init au1x_pci_setup(void)
  62. {
  63. #if defined(CONFIG_SOC_AU1500) || defined(CONFIG_SOC_AU1550)
  64. virt_io_addr = (unsigned long)ioremap(Au1500_PCI_IO_START,
  65. Au1500_PCI_IO_END - Au1500_PCI_IO_START + 1);
  66. if (!virt_io_addr) {
  67. printk(KERN_ERR "Unable to ioremap pci space\n");
  68. return 1;
  69. }
  70. #ifdef CONFIG_DMA_NONCOHERENT
  71. /*
  72. * Set the NC bit in controller for Au1500 pre-AC silicon
  73. */
  74. u32 prid = read_c0_prid();
  75. if ( (prid & 0xFF000000) == 0x01000000 && prid < 0x01030202) {
  76. au_writel( 1<<16 | au_readl(Au1500_PCI_CFG), Au1500_PCI_CFG);
  77. printk("Non-coherent PCI accesses enabled\n");
  78. }
  79. #endif
  80. set_io_port_base(virt_io_addr);
  81. #endif
  82. register_pci_controller(&au1x_controller);
  83. return 0;
  84. }
  85. arch_initcall(au1x_pci_setup);