pci.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749
  1. /*
  2. * pci.c - Low-Level PCI Access in IA-64
  3. *
  4. * Derived from bios32.c of i386 tree.
  5. *
  6. * (c) Copyright 2002, 2005 Hewlett-Packard Development Company, L.P.
  7. * David Mosberger-Tang <davidm@hpl.hp.com>
  8. * Bjorn Helgaas <bjorn.helgaas@hp.com>
  9. * Copyright (C) 2004 Silicon Graphics, Inc.
  10. *
  11. * Note: Above list of copyright holders is incomplete...
  12. */
  13. #include <linux/config.h>
  14. #include <linux/acpi.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/ioport.h>
  20. #include <linux/slab.h>
  21. #include <linux/smp_lock.h>
  22. #include <linux/spinlock.h>
  23. #include <asm/machvec.h>
  24. #include <asm/page.h>
  25. #include <asm/system.h>
  26. #include <asm/io.h>
  27. #include <asm/sal.h>
  28. #include <asm/smp.h>
  29. #include <asm/irq.h>
  30. #include <asm/hw_irq.h>
  31. /*
  32. * Low-level SAL-based PCI configuration access functions. Note that SAL
  33. * calls are already serialized (via sal_lock), so we don't need another
  34. * synchronization mechanism here.
  35. */
  36. #define PCI_SAL_ADDRESS(seg, bus, devfn, reg) \
  37. (((u64) seg << 24) | (bus << 16) | (devfn << 8) | (reg))
  38. /* SAL 3.2 adds support for extended config space. */
  39. #define PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg) \
  40. (((u64) seg << 28) | (bus << 20) | (devfn << 12) | (reg))
  41. static int
  42. pci_sal_read (unsigned int seg, unsigned int bus, unsigned int devfn,
  43. int reg, int len, u32 *value)
  44. {
  45. u64 addr, data = 0;
  46. int mode, result;
  47. if (!value || (seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
  48. return -EINVAL;
  49. if ((seg | reg) <= 255) {
  50. addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
  51. mode = 0;
  52. } else {
  53. addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
  54. mode = 1;
  55. }
  56. result = ia64_sal_pci_config_read(addr, mode, len, &data);
  57. if (result != 0)
  58. return -EINVAL;
  59. *value = (u32) data;
  60. return 0;
  61. }
  62. static int
  63. pci_sal_write (unsigned int seg, unsigned int bus, unsigned int devfn,
  64. int reg, int len, u32 value)
  65. {
  66. u64 addr;
  67. int mode, result;
  68. if ((seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
  69. return -EINVAL;
  70. if ((seg | reg) <= 255) {
  71. addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
  72. mode = 0;
  73. } else {
  74. addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
  75. mode = 1;
  76. }
  77. result = ia64_sal_pci_config_write(addr, mode, len, value);
  78. if (result != 0)
  79. return -EINVAL;
  80. return 0;
  81. }
  82. static struct pci_raw_ops pci_sal_ops = {
  83. .read = pci_sal_read,
  84. .write = pci_sal_write
  85. };
  86. struct pci_raw_ops *raw_pci_ops = &pci_sal_ops;
  87. static int
  88. pci_read (struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
  89. {
  90. return raw_pci_ops->read(pci_domain_nr(bus), bus->number,
  91. devfn, where, size, value);
  92. }
  93. static int
  94. pci_write (struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
  95. {
  96. return raw_pci_ops->write(pci_domain_nr(bus), bus->number,
  97. devfn, where, size, value);
  98. }
  99. struct pci_ops pci_root_ops = {
  100. .read = pci_read,
  101. .write = pci_write,
  102. };
  103. #ifdef CONFIG_NUMA
  104. extern acpi_status acpi_map_iosapic(acpi_handle, u32, void *, void **);
  105. static void acpi_map_iosapics(void)
  106. {
  107. acpi_get_devices(NULL, acpi_map_iosapic, NULL, NULL);
  108. }
  109. #else
  110. static void acpi_map_iosapics(void)
  111. {
  112. return;
  113. }
  114. #endif /* CONFIG_NUMA */
  115. static int __init
  116. pci_acpi_init (void)
  117. {
  118. acpi_map_iosapics();
  119. return 0;
  120. }
  121. subsys_initcall(pci_acpi_init);
  122. /* Called by ACPI when it finds a new root bus. */
  123. static struct pci_controller * __devinit
  124. alloc_pci_controller (int seg)
  125. {
  126. struct pci_controller *controller;
  127. controller = kmalloc(sizeof(*controller), GFP_KERNEL);
  128. if (!controller)
  129. return NULL;
  130. memset(controller, 0, sizeof(*controller));
  131. controller->segment = seg;
  132. controller->node = -1;
  133. return controller;
  134. }
  135. static u64 __devinit
  136. add_io_space (struct acpi_resource_address64 *addr)
  137. {
  138. u64 offset;
  139. int sparse = 0;
  140. int i;
  141. if (addr->address_translation_offset == 0)
  142. return IO_SPACE_BASE(0); /* part of legacy IO space */
  143. if (addr->attribute.io.translation_attribute == ACPI_SPARSE_TRANSLATION)
  144. sparse = 1;
  145. offset = (u64) ioremap(addr->address_translation_offset, 0);
  146. for (i = 0; i < num_io_spaces; i++)
  147. if (io_space[i].mmio_base == offset &&
  148. io_space[i].sparse == sparse)
  149. return IO_SPACE_BASE(i);
  150. if (num_io_spaces == MAX_IO_SPACES) {
  151. printk("Too many IO port spaces\n");
  152. return ~0;
  153. }
  154. i = num_io_spaces++;
  155. io_space[i].mmio_base = offset;
  156. io_space[i].sparse = sparse;
  157. return IO_SPACE_BASE(i);
  158. }
  159. static acpi_status __devinit
  160. count_window (struct acpi_resource *resource, void *data)
  161. {
  162. unsigned int *windows = (unsigned int *) data;
  163. struct acpi_resource_address64 addr;
  164. acpi_status status;
  165. status = acpi_resource_to_address64(resource, &addr);
  166. if (ACPI_SUCCESS(status))
  167. if (addr.resource_type == ACPI_MEMORY_RANGE ||
  168. addr.resource_type == ACPI_IO_RANGE)
  169. (*windows)++;
  170. return AE_OK;
  171. }
  172. struct pci_root_info {
  173. struct pci_controller *controller;
  174. char *name;
  175. };
  176. static __devinit acpi_status add_window(struct acpi_resource *res, void *data)
  177. {
  178. struct pci_root_info *info = data;
  179. struct pci_window *window;
  180. struct acpi_resource_address64 addr;
  181. acpi_status status;
  182. unsigned long flags, offset = 0;
  183. struct resource *root;
  184. status = acpi_resource_to_address64(res, &addr);
  185. if (!ACPI_SUCCESS(status))
  186. return AE_OK;
  187. if (!addr.address_length)
  188. return AE_OK;
  189. if (addr.resource_type == ACPI_MEMORY_RANGE) {
  190. flags = IORESOURCE_MEM;
  191. root = &iomem_resource;
  192. offset = addr.address_translation_offset;
  193. } else if (addr.resource_type == ACPI_IO_RANGE) {
  194. flags = IORESOURCE_IO;
  195. root = &ioport_resource;
  196. offset = add_io_space(&addr);
  197. if (offset == ~0)
  198. return AE_OK;
  199. } else
  200. return AE_OK;
  201. window = &info->controller->window[info->controller->windows++];
  202. window->resource.name = info->name;
  203. window->resource.flags = flags;
  204. window->resource.start = addr.min_address_range + offset;
  205. window->resource.end = addr.max_address_range + offset;
  206. window->resource.child = NULL;
  207. window->offset = offset;
  208. if (insert_resource(root, &window->resource)) {
  209. printk(KERN_ERR "alloc 0x%lx-0x%lx from %s for %s failed\n",
  210. window->resource.start, window->resource.end,
  211. root->name, info->name);
  212. }
  213. return AE_OK;
  214. }
  215. static void __devinit
  216. pcibios_setup_root_windows(struct pci_bus *bus, struct pci_controller *ctrl)
  217. {
  218. int i, j;
  219. j = 0;
  220. for (i = 0; i < ctrl->windows; i++) {
  221. struct resource *res = &ctrl->window[i].resource;
  222. /* HP's firmware has a hack to work around a Windows bug.
  223. * Ignore these tiny memory ranges */
  224. if ((res->flags & IORESOURCE_MEM) &&
  225. (res->end - res->start < 16))
  226. continue;
  227. if (j >= PCI_BUS_NUM_RESOURCES) {
  228. printk("Ignoring range [%lx-%lx] (%lx)\n", res->start,
  229. res->end, res->flags);
  230. continue;
  231. }
  232. bus->resource[j++] = res;
  233. }
  234. }
  235. struct pci_bus * __devinit
  236. pci_acpi_scan_root(struct acpi_device *device, int domain, int bus)
  237. {
  238. struct pci_root_info info;
  239. struct pci_controller *controller;
  240. unsigned int windows = 0;
  241. struct pci_bus *pbus;
  242. char *name;
  243. int pxm;
  244. controller = alloc_pci_controller(domain);
  245. if (!controller)
  246. goto out1;
  247. controller->acpi_handle = device->handle;
  248. pxm = acpi_get_pxm(controller->acpi_handle);
  249. #ifdef CONFIG_NUMA
  250. if (pxm >= 0)
  251. controller->node = pxm_to_nid_map[pxm];
  252. #endif
  253. acpi_walk_resources(device->handle, METHOD_NAME__CRS, count_window,
  254. &windows);
  255. controller->window = kmalloc_node(sizeof(*controller->window) * windows,
  256. GFP_KERNEL, controller->node);
  257. if (!controller->window)
  258. goto out2;
  259. name = kmalloc(16, GFP_KERNEL);
  260. if (!name)
  261. goto out3;
  262. sprintf(name, "PCI Bus %04x:%02x", domain, bus);
  263. info.controller = controller;
  264. info.name = name;
  265. acpi_walk_resources(device->handle, METHOD_NAME__CRS, add_window,
  266. &info);
  267. pbus = pci_scan_bus_parented(NULL, bus, &pci_root_ops, controller);
  268. if (pbus)
  269. pcibios_setup_root_windows(pbus, controller);
  270. return pbus;
  271. out3:
  272. kfree(controller->window);
  273. out2:
  274. kfree(controller);
  275. out1:
  276. return NULL;
  277. }
  278. void pcibios_resource_to_bus(struct pci_dev *dev,
  279. struct pci_bus_region *region, struct resource *res)
  280. {
  281. struct pci_controller *controller = PCI_CONTROLLER(dev);
  282. unsigned long offset = 0;
  283. int i;
  284. for (i = 0; i < controller->windows; i++) {
  285. struct pci_window *window = &controller->window[i];
  286. if (!(window->resource.flags & res->flags))
  287. continue;
  288. if (window->resource.start > res->start)
  289. continue;
  290. if (window->resource.end < res->end)
  291. continue;
  292. offset = window->offset;
  293. break;
  294. }
  295. region->start = res->start - offset;
  296. region->end = res->end - offset;
  297. }
  298. EXPORT_SYMBOL(pcibios_resource_to_bus);
  299. void pcibios_bus_to_resource(struct pci_dev *dev,
  300. struct resource *res, struct pci_bus_region *region)
  301. {
  302. struct pci_controller *controller = PCI_CONTROLLER(dev);
  303. unsigned long offset = 0;
  304. int i;
  305. for (i = 0; i < controller->windows; i++) {
  306. struct pci_window *window = &controller->window[i];
  307. if (!(window->resource.flags & res->flags))
  308. continue;
  309. if (window->resource.start - window->offset > region->start)
  310. continue;
  311. if (window->resource.end - window->offset < region->end)
  312. continue;
  313. offset = window->offset;
  314. break;
  315. }
  316. res->start = region->start + offset;
  317. res->end = region->end + offset;
  318. }
  319. EXPORT_SYMBOL(pcibios_bus_to_resource);
  320. static int __devinit is_valid_resource(struct pci_dev *dev, int idx)
  321. {
  322. unsigned int i, type_mask = IORESOURCE_IO | IORESOURCE_MEM;
  323. struct resource *devr = &dev->resource[idx];
  324. if (!dev->bus)
  325. return 0;
  326. for (i=0; i<PCI_BUS_NUM_RESOURCES; i++) {
  327. struct resource *busr = dev->bus->resource[i];
  328. if (!busr || ((busr->flags ^ devr->flags) & type_mask))
  329. continue;
  330. if ((devr->start) && (devr->start >= busr->start) &&
  331. (devr->end <= busr->end))
  332. return 1;
  333. }
  334. return 0;
  335. }
  336. static void __devinit pcibios_fixup_device_resources(struct pci_dev *dev)
  337. {
  338. struct pci_bus_region region;
  339. int i;
  340. int limit = (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) ? \
  341. PCI_BRIDGE_RESOURCES : PCI_NUM_RESOURCES;
  342. for (i = 0; i < limit; i++) {
  343. if (!dev->resource[i].flags)
  344. continue;
  345. region.start = dev->resource[i].start;
  346. region.end = dev->resource[i].end;
  347. pcibios_bus_to_resource(dev, &dev->resource[i], &region);
  348. if ((is_valid_resource(dev, i)))
  349. pci_claim_resource(dev, i);
  350. }
  351. }
  352. /*
  353. * Called after each bus is probed, but before its children are examined.
  354. */
  355. void __devinit
  356. pcibios_fixup_bus (struct pci_bus *b)
  357. {
  358. struct pci_dev *dev;
  359. if (b->self) {
  360. pci_read_bridge_bases(b);
  361. pcibios_fixup_device_resources(b->self);
  362. }
  363. list_for_each_entry(dev, &b->devices, bus_list)
  364. pcibios_fixup_device_resources(dev);
  365. return;
  366. }
  367. void __devinit
  368. pcibios_update_irq (struct pci_dev *dev, int irq)
  369. {
  370. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  371. /* ??? FIXME -- record old value for shutdown. */
  372. }
  373. static inline int
  374. pcibios_enable_resources (struct pci_dev *dev, int mask)
  375. {
  376. u16 cmd, old_cmd;
  377. int idx;
  378. struct resource *r;
  379. unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM;
  380. if (!dev)
  381. return -EINVAL;
  382. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  383. old_cmd = cmd;
  384. for (idx=0; idx<PCI_NUM_RESOURCES; idx++) {
  385. /* Only set up the desired resources. */
  386. if (!(mask & (1 << idx)))
  387. continue;
  388. r = &dev->resource[idx];
  389. if (!(r->flags & type_mask))
  390. continue;
  391. if ((idx == PCI_ROM_RESOURCE) &&
  392. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  393. continue;
  394. if (!r->start && r->end) {
  395. printk(KERN_ERR
  396. "PCI: Device %s not available because of resource collisions\n",
  397. pci_name(dev));
  398. return -EINVAL;
  399. }
  400. if (r->flags & IORESOURCE_IO)
  401. cmd |= PCI_COMMAND_IO;
  402. if (r->flags & IORESOURCE_MEM)
  403. cmd |= PCI_COMMAND_MEMORY;
  404. }
  405. if (cmd != old_cmd) {
  406. printk("PCI: Enabling device %s (%04x -> %04x)\n", pci_name(dev), old_cmd, cmd);
  407. pci_write_config_word(dev, PCI_COMMAND, cmd);
  408. }
  409. return 0;
  410. }
  411. int
  412. pcibios_enable_device (struct pci_dev *dev, int mask)
  413. {
  414. int ret;
  415. ret = pcibios_enable_resources(dev, mask);
  416. if (ret < 0)
  417. return ret;
  418. return acpi_pci_irq_enable(dev);
  419. }
  420. void
  421. pcibios_disable_device (struct pci_dev *dev)
  422. {
  423. acpi_pci_irq_disable(dev);
  424. }
  425. void
  426. pcibios_align_resource (void *data, struct resource *res,
  427. unsigned long size, unsigned long align)
  428. {
  429. }
  430. /*
  431. * PCI BIOS setup, always defaults to SAL interface
  432. */
  433. char * __init
  434. pcibios_setup (char *str)
  435. {
  436. return NULL;
  437. }
  438. int
  439. pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma,
  440. enum pci_mmap_state mmap_state, int write_combine)
  441. {
  442. /*
  443. * I/O space cannot be accessed via normal processor loads and
  444. * stores on this platform.
  445. */
  446. if (mmap_state == pci_mmap_io)
  447. /*
  448. * XXX we could relax this for I/O spaces for which ACPI
  449. * indicates that the space is 1-to-1 mapped. But at the
  450. * moment, we don't support multiple PCI address spaces and
  451. * the legacy I/O space is not 1-to-1 mapped, so this is moot.
  452. */
  453. return -EINVAL;
  454. /*
  455. * Leave vm_pgoff as-is, the PCI space address is the physical
  456. * address on this platform.
  457. */
  458. vma->vm_flags |= (VM_SHM | VM_RESERVED | VM_IO);
  459. if (write_combine && efi_range_is_wc(vma->vm_start,
  460. vma->vm_end - vma->vm_start))
  461. vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
  462. else
  463. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  464. if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  465. vma->vm_end - vma->vm_start, vma->vm_page_prot))
  466. return -EAGAIN;
  467. return 0;
  468. }
  469. /**
  470. * ia64_pci_get_legacy_mem - generic legacy mem routine
  471. * @bus: bus to get legacy memory base address for
  472. *
  473. * Find the base of legacy memory for @bus. This is typically the first
  474. * megabyte of bus address space for @bus or is simply 0 on platforms whose
  475. * chipsets support legacy I/O and memory routing. Returns the base address
  476. * or an error pointer if an error occurred.
  477. *
  478. * This is the ia64 generic version of this routine. Other platforms
  479. * are free to override it with a machine vector.
  480. */
  481. char *ia64_pci_get_legacy_mem(struct pci_bus *bus)
  482. {
  483. return (char *)__IA64_UNCACHED_OFFSET;
  484. }
  485. /**
  486. * pci_mmap_legacy_page_range - map legacy memory space to userland
  487. * @bus: bus whose legacy space we're mapping
  488. * @vma: vma passed in by mmap
  489. *
  490. * Map legacy memory space for this device back to userspace using a machine
  491. * vector to get the base address.
  492. */
  493. int
  494. pci_mmap_legacy_page_range(struct pci_bus *bus, struct vm_area_struct *vma)
  495. {
  496. char *addr;
  497. addr = pci_get_legacy_mem(bus);
  498. if (IS_ERR(addr))
  499. return PTR_ERR(addr);
  500. vma->vm_pgoff += (unsigned long)addr >> PAGE_SHIFT;
  501. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  502. vma->vm_flags |= (VM_SHM | VM_RESERVED | VM_IO);
  503. if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  504. vma->vm_end - vma->vm_start, vma->vm_page_prot))
  505. return -EAGAIN;
  506. return 0;
  507. }
  508. /**
  509. * ia64_pci_legacy_read - read from legacy I/O space
  510. * @bus: bus to read
  511. * @port: legacy port value
  512. * @val: caller allocated storage for returned value
  513. * @size: number of bytes to read
  514. *
  515. * Simply reads @size bytes from @port and puts the result in @val.
  516. *
  517. * Again, this (and the write routine) are generic versions that can be
  518. * overridden by the platform. This is necessary on platforms that don't
  519. * support legacy I/O routing or that hard fail on legacy I/O timeouts.
  520. */
  521. int ia64_pci_legacy_read(struct pci_bus *bus, u16 port, u32 *val, u8 size)
  522. {
  523. int ret = size;
  524. switch (size) {
  525. case 1:
  526. *val = inb(port);
  527. break;
  528. case 2:
  529. *val = inw(port);
  530. break;
  531. case 4:
  532. *val = inl(port);
  533. break;
  534. default:
  535. ret = -EINVAL;
  536. break;
  537. }
  538. return ret;
  539. }
  540. /**
  541. * ia64_pci_legacy_write - perform a legacy I/O write
  542. * @bus: bus pointer
  543. * @port: port to write
  544. * @val: value to write
  545. * @size: number of bytes to write from @val
  546. *
  547. * Simply writes @size bytes of @val to @port.
  548. */
  549. int ia64_pci_legacy_write(struct pci_dev *bus, u16 port, u32 val, u8 size)
  550. {
  551. int ret = 0;
  552. switch (size) {
  553. case 1:
  554. outb(val, port);
  555. break;
  556. case 2:
  557. outw(val, port);
  558. break;
  559. case 4:
  560. outl(val, port);
  561. break;
  562. default:
  563. ret = -EINVAL;
  564. break;
  565. }
  566. return ret;
  567. }
  568. /**
  569. * pci_cacheline_size - determine cacheline size for PCI devices
  570. * @dev: void
  571. *
  572. * We want to use the line-size of the outer-most cache. We assume
  573. * that this line-size is the same for all CPUs.
  574. *
  575. * Code mostly taken from arch/ia64/kernel/palinfo.c:cache_info().
  576. *
  577. * RETURNS: An appropriate -ERRNO error value on eror, or zero for success.
  578. */
  579. static unsigned long
  580. pci_cacheline_size (void)
  581. {
  582. u64 levels, unique_caches;
  583. s64 status;
  584. pal_cache_config_info_t cci;
  585. static u8 cacheline_size;
  586. if (cacheline_size)
  587. return cacheline_size;
  588. status = ia64_pal_cache_summary(&levels, &unique_caches);
  589. if (status != 0) {
  590. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  591. __FUNCTION__, status);
  592. return SMP_CACHE_BYTES;
  593. }
  594. status = ia64_pal_cache_config_info(levels - 1, /* cache_type (data_or_unified)= */ 2,
  595. &cci);
  596. if (status != 0) {
  597. printk(KERN_ERR "%s: ia64_pal_cache_config_info() failed (status=%ld)\n",
  598. __FUNCTION__, status);
  599. return SMP_CACHE_BYTES;
  600. }
  601. cacheline_size = 1 << cci.pcci_line_size;
  602. return cacheline_size;
  603. }
  604. /**
  605. * pcibios_prep_mwi - helper function for drivers/pci/pci.c:pci_set_mwi()
  606. * @dev: the PCI device for which MWI is enabled
  607. *
  608. * For ia64, we can get the cacheline sizes from PAL.
  609. *
  610. * RETURNS: An appropriate -ERRNO error value on eror, or zero for success.
  611. */
  612. int
  613. pcibios_prep_mwi (struct pci_dev *dev)
  614. {
  615. unsigned long desired_linesize, current_linesize;
  616. int rc = 0;
  617. u8 pci_linesize;
  618. desired_linesize = pci_cacheline_size();
  619. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &pci_linesize);
  620. current_linesize = 4 * pci_linesize;
  621. if (desired_linesize != current_linesize) {
  622. printk(KERN_WARNING "PCI: slot %s has incorrect PCI cache line size of %lu bytes,",
  623. pci_name(dev), current_linesize);
  624. if (current_linesize > desired_linesize) {
  625. printk(" expected %lu bytes instead\n", desired_linesize);
  626. rc = -EINVAL;
  627. } else {
  628. printk(" correcting to %lu\n", desired_linesize);
  629. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, desired_linesize / 4);
  630. }
  631. }
  632. return rc;
  633. }
  634. int pci_vector_resources(int last, int nr_released)
  635. {
  636. int count = nr_released;
  637. count += (IA64_LAST_DEVICE_VECTOR - last);
  638. return count;
  639. }