setup.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/config.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/acpi.h>
  29. #include <linux/bootmem.h>
  30. #include <linux/console.h>
  31. #include <linux/delay.h>
  32. #include <linux/kernel.h>
  33. #include <linux/reboot.h>
  34. #include <linux/sched.h>
  35. #include <linux/seq_file.h>
  36. #include <linux/string.h>
  37. #include <linux/threads.h>
  38. #include <linux/tty.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/platform.h>
  44. #include <linux/pm.h>
  45. #include <asm/ia32.h>
  46. #include <asm/machvec.h>
  47. #include <asm/mca.h>
  48. #include <asm/meminit.h>
  49. #include <asm/page.h>
  50. #include <asm/patch.h>
  51. #include <asm/pgtable.h>
  52. #include <asm/processor.h>
  53. #include <asm/sal.h>
  54. #include <asm/sections.h>
  55. #include <asm/serial.h>
  56. #include <asm/setup.h>
  57. #include <asm/smp.h>
  58. #include <asm/system.h>
  59. #include <asm/unistd.h>
  60. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  61. # error "struct cpuinfo_ia64 too big!"
  62. #endif
  63. #ifdef CONFIG_SMP
  64. unsigned long __per_cpu_offset[NR_CPUS];
  65. EXPORT_SYMBOL(__per_cpu_offset);
  66. #endif
  67. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  68. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  69. DEFINE_PER_CPU(unsigned long, ia64_phys_stacked_size_p8);
  70. unsigned long ia64_cycles_per_usec;
  71. struct ia64_boot_param *ia64_boot_param;
  72. struct screen_info screen_info;
  73. unsigned long vga_console_iobase;
  74. unsigned long vga_console_membase;
  75. unsigned long ia64_max_cacheline_size;
  76. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  77. EXPORT_SYMBOL(ia64_iobase);
  78. struct io_space io_space[MAX_IO_SPACES];
  79. EXPORT_SYMBOL(io_space);
  80. unsigned int num_io_spaces;
  81. /*
  82. * "flush_icache_range()" needs to know what processor dependent stride size to use
  83. * when it makes i-cache(s) coherent with d-caches.
  84. */
  85. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  86. unsigned long ia64_i_cache_stride_shift = ~0;
  87. /*
  88. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  89. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  90. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  91. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  92. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  93. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  94. * page-size of 2^64.
  95. */
  96. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  97. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  98. /*
  99. * We use a special marker for the end of memory and it uses the extra (+1) slot
  100. */
  101. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1];
  102. int num_rsvd_regions;
  103. /*
  104. * Filter incoming memory segments based on the primitive map created from the boot
  105. * parameters. Segments contained in the map are removed from the memory ranges. A
  106. * caller-specified function is called with the memory ranges that remain after filtering.
  107. * This routine does not assume the incoming segments are sorted.
  108. */
  109. int
  110. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  111. {
  112. unsigned long range_start, range_end, prev_start;
  113. void (*func)(unsigned long, unsigned long, int);
  114. int i;
  115. #if IGNORE_PFN0
  116. if (start == PAGE_OFFSET) {
  117. printk(KERN_WARNING "warning: skipping physical page 0\n");
  118. start += PAGE_SIZE;
  119. if (start >= end) return 0;
  120. }
  121. #endif
  122. /*
  123. * lowest possible address(walker uses virtual)
  124. */
  125. prev_start = PAGE_OFFSET;
  126. func = arg;
  127. for (i = 0; i < num_rsvd_regions; ++i) {
  128. range_start = max(start, prev_start);
  129. range_end = min(end, rsvd_region[i].start);
  130. if (range_start < range_end)
  131. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  132. /* nothing more available in this segment */
  133. if (range_end == end) return 0;
  134. prev_start = rsvd_region[i].end;
  135. }
  136. /* end of memory marker allows full processing inside loop body */
  137. return 0;
  138. }
  139. static void
  140. sort_regions (struct rsvd_region *rsvd_region, int max)
  141. {
  142. int j;
  143. /* simple bubble sorting */
  144. while (max--) {
  145. for (j = 0; j < max; ++j) {
  146. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  147. struct rsvd_region tmp;
  148. tmp = rsvd_region[j];
  149. rsvd_region[j] = rsvd_region[j + 1];
  150. rsvd_region[j + 1] = tmp;
  151. }
  152. }
  153. }
  154. }
  155. /**
  156. * reserve_memory - setup reserved memory areas
  157. *
  158. * Setup the reserved memory areas set aside for the boot parameters,
  159. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  160. * see include/asm-ia64/meminit.h if you need to define more.
  161. */
  162. void
  163. reserve_memory (void)
  164. {
  165. int n = 0;
  166. /*
  167. * none of the entries in this table overlap
  168. */
  169. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  170. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  171. n++;
  172. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  173. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  174. n++;
  175. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  176. rsvd_region[n].end = (rsvd_region[n].start
  177. + strlen(__va(ia64_boot_param->command_line)) + 1);
  178. n++;
  179. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  180. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  181. n++;
  182. #ifdef CONFIG_BLK_DEV_INITRD
  183. if (ia64_boot_param->initrd_start) {
  184. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  185. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  186. n++;
  187. }
  188. #endif
  189. /* end of memory marker */
  190. rsvd_region[n].start = ~0UL;
  191. rsvd_region[n].end = ~0UL;
  192. n++;
  193. num_rsvd_regions = n;
  194. sort_regions(rsvd_region, num_rsvd_regions);
  195. }
  196. /**
  197. * find_initrd - get initrd parameters from the boot parameter structure
  198. *
  199. * Grab the initrd start and end from the boot parameter struct given us by
  200. * the boot loader.
  201. */
  202. void
  203. find_initrd (void)
  204. {
  205. #ifdef CONFIG_BLK_DEV_INITRD
  206. if (ia64_boot_param->initrd_start) {
  207. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  208. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  209. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  210. initrd_start, ia64_boot_param->initrd_size);
  211. }
  212. #endif
  213. }
  214. static void __init
  215. io_port_init (void)
  216. {
  217. extern unsigned long ia64_iobase;
  218. unsigned long phys_iobase;
  219. /*
  220. * Set `iobase' to the appropriate address in region 6 (uncached access range).
  221. *
  222. * The EFI memory map is the "preferred" location to get the I/O port space base,
  223. * rather the relying on AR.KR0. This should become more clear in future SAL
  224. * specs. We'll fall back to getting it out of AR.KR0 if no appropriate entry is
  225. * found in the memory map.
  226. */
  227. phys_iobase = efi_get_iobase();
  228. if (phys_iobase)
  229. /* set AR.KR0 since this is all we use it for anyway */
  230. ia64_set_kr(IA64_KR_IO_BASE, phys_iobase);
  231. else {
  232. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  233. printk(KERN_INFO "No I/O port range found in EFI memory map, falling back "
  234. "to AR.KR0\n");
  235. printk(KERN_INFO "I/O port base = 0x%lx\n", phys_iobase);
  236. }
  237. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  238. /* setup legacy IO port space */
  239. io_space[0].mmio_base = ia64_iobase;
  240. io_space[0].sparse = 1;
  241. num_io_spaces = 1;
  242. }
  243. /**
  244. * early_console_setup - setup debugging console
  245. *
  246. * Consoles started here require little enough setup that we can start using
  247. * them very early in the boot process, either right after the machine
  248. * vector initialization, or even before if the drivers can detect their hw.
  249. *
  250. * Returns non-zero if a console couldn't be setup.
  251. */
  252. static inline int __init
  253. early_console_setup (char *cmdline)
  254. {
  255. int earlycons = 0;
  256. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  257. {
  258. extern int sn_serial_console_early_setup(void);
  259. if (!sn_serial_console_early_setup())
  260. earlycons++;
  261. }
  262. #endif
  263. #ifdef CONFIG_EFI_PCDP
  264. if (!efi_setup_pcdp_console(cmdline))
  265. earlycons++;
  266. #endif
  267. #ifdef CONFIG_SERIAL_8250_CONSOLE
  268. if (!early_serial_console_init(cmdline))
  269. earlycons++;
  270. #endif
  271. return (earlycons) ? 0 : -1;
  272. }
  273. static inline void
  274. mark_bsp_online (void)
  275. {
  276. #ifdef CONFIG_SMP
  277. /* If we register an early console, allow CPU 0 to printk */
  278. cpu_set(smp_processor_id(), cpu_online_map);
  279. #endif
  280. }
  281. #ifdef CONFIG_SMP
  282. static void
  283. check_for_logical_procs (void)
  284. {
  285. pal_logical_to_physical_t info;
  286. s64 status;
  287. status = ia64_pal_logical_to_phys(0, &info);
  288. if (status == -1) {
  289. printk(KERN_INFO "No logical to physical processor mapping "
  290. "available\n");
  291. return;
  292. }
  293. if (status) {
  294. printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
  295. status);
  296. return;
  297. }
  298. /*
  299. * Total number of siblings that BSP has. Though not all of them
  300. * may have booted successfully. The correct number of siblings
  301. * booted is in info.overview_num_log.
  302. */
  303. smp_num_siblings = info.overview_tpc;
  304. smp_num_cpucores = info.overview_cpp;
  305. }
  306. #endif
  307. void __init
  308. setup_arch (char **cmdline_p)
  309. {
  310. unw_init();
  311. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  312. *cmdline_p = __va(ia64_boot_param->command_line);
  313. strlcpy(saved_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  314. efi_init();
  315. io_port_init();
  316. #ifdef CONFIG_IA64_GENERIC
  317. {
  318. const char *mvec_name = strstr (*cmdline_p, "machvec=");
  319. char str[64];
  320. if (mvec_name) {
  321. const char *end;
  322. size_t len;
  323. mvec_name += 8;
  324. end = strchr (mvec_name, ' ');
  325. if (end)
  326. len = end - mvec_name;
  327. else
  328. len = strlen (mvec_name);
  329. len = min(len, sizeof (str) - 1);
  330. strncpy (str, mvec_name, len);
  331. str[len] = '\0';
  332. mvec_name = str;
  333. } else
  334. mvec_name = acpi_get_sysname();
  335. machvec_init(mvec_name);
  336. }
  337. #endif
  338. if (early_console_setup(*cmdline_p) == 0)
  339. mark_bsp_online();
  340. #ifdef CONFIG_ACPI
  341. /* Initialize the ACPI boot-time table parser */
  342. acpi_table_init();
  343. # ifdef CONFIG_ACPI_NUMA
  344. acpi_numa_init();
  345. # endif
  346. #else
  347. # ifdef CONFIG_SMP
  348. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  349. # endif
  350. #endif /* CONFIG_APCI_BOOT */
  351. find_memory();
  352. /* process SAL system table: */
  353. ia64_sal_init(efi.sal_systab);
  354. #ifdef CONFIG_SMP
  355. cpu_physical_id(0) = hard_smp_processor_id();
  356. cpu_set(0, cpu_sibling_map[0]);
  357. cpu_set(0, cpu_core_map[0]);
  358. check_for_logical_procs();
  359. if (smp_num_cpucores > 1)
  360. printk(KERN_INFO
  361. "cpu package is Multi-Core capable: number of cores=%d\n",
  362. smp_num_cpucores);
  363. if (smp_num_siblings > 1)
  364. printk(KERN_INFO
  365. "cpu package is Multi-Threading capable: number of siblings=%d\n",
  366. smp_num_siblings);
  367. #endif
  368. cpu_init(); /* initialize the bootstrap CPU */
  369. #ifdef CONFIG_ACPI
  370. acpi_boot_init();
  371. #endif
  372. #ifdef CONFIG_VT
  373. if (!conswitchp) {
  374. # if defined(CONFIG_DUMMY_CONSOLE)
  375. conswitchp = &dummy_con;
  376. # endif
  377. # if defined(CONFIG_VGA_CONSOLE)
  378. /*
  379. * Non-legacy systems may route legacy VGA MMIO range to system
  380. * memory. vga_con probes the MMIO hole, so memory looks like
  381. * a VGA device to it. The EFI memory map can tell us if it's
  382. * memory so we can avoid this problem.
  383. */
  384. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  385. conswitchp = &vga_con;
  386. # endif
  387. }
  388. #endif
  389. /* enable IA-64 Machine Check Abort Handling unless disabled */
  390. if (!strstr(saved_command_line, "nomca"))
  391. ia64_mca_init();
  392. platform_setup(cmdline_p);
  393. paging_init();
  394. }
  395. /*
  396. * Display cpu info for all cpu's.
  397. */
  398. static int
  399. show_cpuinfo (struct seq_file *m, void *v)
  400. {
  401. #ifdef CONFIG_SMP
  402. # define lpj c->loops_per_jiffy
  403. # define cpunum c->cpu
  404. #else
  405. # define lpj loops_per_jiffy
  406. # define cpunum 0
  407. #endif
  408. static struct {
  409. unsigned long mask;
  410. const char *feature_name;
  411. } feature_bits[] = {
  412. { 1UL << 0, "branchlong" },
  413. { 1UL << 1, "spontaneous deferral"},
  414. { 1UL << 2, "16-byte atomic ops" }
  415. };
  416. char family[32], features[128], *cp, sep;
  417. struct cpuinfo_ia64 *c = v;
  418. unsigned long mask;
  419. int i;
  420. mask = c->features;
  421. switch (c->family) {
  422. case 0x07: memcpy(family, "Itanium", 8); break;
  423. case 0x1f: memcpy(family, "Itanium 2", 10); break;
  424. default: sprintf(family, "%u", c->family); break;
  425. }
  426. /* build the feature string: */
  427. memcpy(features, " standard", 10);
  428. cp = features;
  429. sep = 0;
  430. for (i = 0; i < (int) ARRAY_SIZE(feature_bits); ++i) {
  431. if (mask & feature_bits[i].mask) {
  432. if (sep)
  433. *cp++ = sep;
  434. sep = ',';
  435. *cp++ = ' ';
  436. strcpy(cp, feature_bits[i].feature_name);
  437. cp += strlen(feature_bits[i].feature_name);
  438. mask &= ~feature_bits[i].mask;
  439. }
  440. }
  441. if (mask) {
  442. /* print unknown features as a hex value: */
  443. if (sep)
  444. *cp++ = sep;
  445. sprintf(cp, " 0x%lx", mask);
  446. }
  447. seq_printf(m,
  448. "processor : %d\n"
  449. "vendor : %s\n"
  450. "arch : IA-64\n"
  451. "family : %s\n"
  452. "model : %u\n"
  453. "revision : %u\n"
  454. "archrev : %u\n"
  455. "features :%s\n" /* don't change this---it _is_ right! */
  456. "cpu number : %lu\n"
  457. "cpu regs : %u\n"
  458. "cpu MHz : %lu.%06lu\n"
  459. "itc MHz : %lu.%06lu\n"
  460. "BogoMIPS : %lu.%02lu\n",
  461. cpunum, c->vendor, family, c->model, c->revision, c->archrev,
  462. features, c->ppn, c->number,
  463. c->proc_freq / 1000000, c->proc_freq % 1000000,
  464. c->itc_freq / 1000000, c->itc_freq % 1000000,
  465. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  466. #ifdef CONFIG_SMP
  467. seq_printf(m, "siblings : %u\n", c->num_log);
  468. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  469. seq_printf(m,
  470. "physical id: %u\n"
  471. "core id : %u\n"
  472. "thread id : %u\n",
  473. c->socket_id, c->core_id, c->thread_id);
  474. #endif
  475. seq_printf(m,"\n");
  476. return 0;
  477. }
  478. static void *
  479. c_start (struct seq_file *m, loff_t *pos)
  480. {
  481. #ifdef CONFIG_SMP
  482. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  483. ++*pos;
  484. #endif
  485. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  486. }
  487. static void *
  488. c_next (struct seq_file *m, void *v, loff_t *pos)
  489. {
  490. ++*pos;
  491. return c_start(m, pos);
  492. }
  493. static void
  494. c_stop (struct seq_file *m, void *v)
  495. {
  496. }
  497. struct seq_operations cpuinfo_op = {
  498. .start = c_start,
  499. .next = c_next,
  500. .stop = c_stop,
  501. .show = show_cpuinfo
  502. };
  503. void
  504. identify_cpu (struct cpuinfo_ia64 *c)
  505. {
  506. union {
  507. unsigned long bits[5];
  508. struct {
  509. /* id 0 & 1: */
  510. char vendor[16];
  511. /* id 2 */
  512. u64 ppn; /* processor serial number */
  513. /* id 3: */
  514. unsigned number : 8;
  515. unsigned revision : 8;
  516. unsigned model : 8;
  517. unsigned family : 8;
  518. unsigned archrev : 8;
  519. unsigned reserved : 24;
  520. /* id 4: */
  521. u64 features;
  522. } field;
  523. } cpuid;
  524. pal_vm_info_1_u_t vm1;
  525. pal_vm_info_2_u_t vm2;
  526. pal_status_t status;
  527. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  528. int i;
  529. for (i = 0; i < 5; ++i)
  530. cpuid.bits[i] = ia64_get_cpuid(i);
  531. memcpy(c->vendor, cpuid.field.vendor, 16);
  532. #ifdef CONFIG_SMP
  533. c->cpu = smp_processor_id();
  534. /* below default values will be overwritten by identify_siblings()
  535. * for Multi-Threading/Multi-Core capable cpu's
  536. */
  537. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  538. c->socket_id = -1;
  539. identify_siblings(c);
  540. #endif
  541. c->ppn = cpuid.field.ppn;
  542. c->number = cpuid.field.number;
  543. c->revision = cpuid.field.revision;
  544. c->model = cpuid.field.model;
  545. c->family = cpuid.field.family;
  546. c->archrev = cpuid.field.archrev;
  547. c->features = cpuid.field.features;
  548. status = ia64_pal_vm_summary(&vm1, &vm2);
  549. if (status == PAL_STATUS_SUCCESS) {
  550. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  551. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  552. }
  553. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  554. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  555. }
  556. void
  557. setup_per_cpu_areas (void)
  558. {
  559. /* start_kernel() requires this... */
  560. }
  561. /*
  562. * Calculate the max. cache line size.
  563. *
  564. * In addition, the minimum of the i-cache stride sizes is calculated for
  565. * "flush_icache_range()".
  566. */
  567. static void
  568. get_max_cacheline_size (void)
  569. {
  570. unsigned long line_size, max = 1;
  571. u64 l, levels, unique_caches;
  572. pal_cache_config_info_t cci;
  573. s64 status;
  574. status = ia64_pal_cache_summary(&levels, &unique_caches);
  575. if (status != 0) {
  576. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  577. __FUNCTION__, status);
  578. max = SMP_CACHE_BYTES;
  579. /* Safest setup for "flush_icache_range()" */
  580. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  581. goto out;
  582. }
  583. for (l = 0; l < levels; ++l) {
  584. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  585. &cci);
  586. if (status != 0) {
  587. printk(KERN_ERR
  588. "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
  589. __FUNCTION__, l, status);
  590. max = SMP_CACHE_BYTES;
  591. /* The safest setup for "flush_icache_range()" */
  592. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  593. cci.pcci_unified = 1;
  594. }
  595. line_size = 1 << cci.pcci_line_size;
  596. if (line_size > max)
  597. max = line_size;
  598. if (!cci.pcci_unified) {
  599. status = ia64_pal_cache_config_info(l,
  600. /* cache_type (instruction)= */ 1,
  601. &cci);
  602. if (status != 0) {
  603. printk(KERN_ERR
  604. "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
  605. __FUNCTION__, l, status);
  606. /* The safest setup for "flush_icache_range()" */
  607. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  608. }
  609. }
  610. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  611. ia64_i_cache_stride_shift = cci.pcci_stride;
  612. }
  613. out:
  614. if (max > ia64_max_cacheline_size)
  615. ia64_max_cacheline_size = max;
  616. }
  617. /*
  618. * cpu_init() initializes state that is per-CPU. This function acts
  619. * as a 'CPU state barrier', nothing should get across.
  620. */
  621. void
  622. cpu_init (void)
  623. {
  624. extern void __devinit ia64_mmu_init (void *);
  625. unsigned long num_phys_stacked;
  626. pal_vm_info_2_u_t vmi;
  627. unsigned int max_ctx;
  628. struct cpuinfo_ia64 *cpu_info;
  629. void *cpu_data;
  630. cpu_data = per_cpu_init();
  631. /*
  632. * We set ar.k3 so that assembly code in MCA handler can compute
  633. * physical addresses of per cpu variables with a simple:
  634. * phys = ar.k3 + &per_cpu_var
  635. */
  636. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  637. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  638. get_max_cacheline_size();
  639. /*
  640. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  641. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  642. * depends on the data returned by identify_cpu(). We break the dependency by
  643. * accessing cpu_data() through the canonical per-CPU address.
  644. */
  645. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  646. identify_cpu(cpu_info);
  647. #ifdef CONFIG_MCKINLEY
  648. {
  649. # define FEATURE_SET 16
  650. struct ia64_pal_retval iprv;
  651. if (cpu_info->family == 0x1f) {
  652. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  653. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  654. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  655. (iprv.v1 | 0x80), FEATURE_SET, 0);
  656. }
  657. }
  658. #endif
  659. /* Clear the stack memory reserved for pt_regs: */
  660. memset(ia64_task_regs(current), 0, sizeof(struct pt_regs));
  661. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  662. /*
  663. * Initialize the page-table base register to a global
  664. * directory with all zeroes. This ensure that we can handle
  665. * TLB-misses to user address-space even before we created the
  666. * first user address-space. This may happen, e.g., due to
  667. * aggressive use of lfetch.fault.
  668. */
  669. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  670. /*
  671. * Initialize default control register to defer speculative faults except
  672. * for those arising from TLB misses, which are not deferred. The
  673. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  674. * the kernel must have recovery code for all speculative accesses). Turn on
  675. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  676. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  677. * be fine).
  678. */
  679. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  680. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  681. atomic_inc(&init_mm.mm_count);
  682. current->active_mm = &init_mm;
  683. if (current->mm)
  684. BUG();
  685. ia64_mmu_init(ia64_imva(cpu_data));
  686. ia64_mca_cpu_init(ia64_imva(cpu_data));
  687. #ifdef CONFIG_IA32_SUPPORT
  688. ia32_cpu_init();
  689. #endif
  690. /* Clear ITC to eliminiate sched_clock() overflows in human time. */
  691. ia64_set_itc(0);
  692. /* disable all local interrupt sources: */
  693. ia64_set_itv(1 << 16);
  694. ia64_set_lrr0(1 << 16);
  695. ia64_set_lrr1(1 << 16);
  696. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  697. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  698. /* clear TPR & XTP to enable all interrupt classes: */
  699. ia64_setreg(_IA64_REG_CR_TPR, 0);
  700. #ifdef CONFIG_SMP
  701. normal_xtp();
  702. #endif
  703. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  704. if (ia64_pal_vm_summary(NULL, &vmi) == 0)
  705. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  706. else {
  707. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  708. max_ctx = (1U << 15) - 1; /* use architected minimum */
  709. }
  710. while (max_ctx < ia64_ctx.max_ctx) {
  711. unsigned int old = ia64_ctx.max_ctx;
  712. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  713. break;
  714. }
  715. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  716. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  717. "stacked regs\n");
  718. num_phys_stacked = 96;
  719. }
  720. /* size of physical stacked register partition plus 8 bytes: */
  721. __get_cpu_var(ia64_phys_stacked_size_p8) = num_phys_stacked*8 + 8;
  722. platform_cpu_init();
  723. pm_idle = default_idle;
  724. }
  725. void
  726. check_bugs (void)
  727. {
  728. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  729. (unsigned long) __end___mckinley_e9_bundles);
  730. }