minstate.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. #include <linux/config.h>
  2. #include <asm/cache.h>
  3. #include "entry.h"
  4. /*
  5. * For ivt.s we want to access the stack virtually so we don't have to disable translation
  6. * on interrupts.
  7. *
  8. * On entry:
  9. * r1: pointer to current task (ar.k6)
  10. */
  11. #define MINSTATE_START_SAVE_MIN_VIRT \
  12. (pUStk) mov ar.rsc=0; /* set enforced lazy mode, pl 0, little-endian, loadrs=0 */ \
  13. ;; \
  14. (pUStk) mov.m r24=ar.rnat; \
  15. (pUStk) addl r22=IA64_RBS_OFFSET,r1; /* compute base of RBS */ \
  16. (pKStk) mov r1=sp; /* get sp */ \
  17. ;; \
  18. (pUStk) lfetch.fault.excl.nt1 [r22]; \
  19. (pUStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r1; /* compute base of memory stack */ \
  20. (pUStk) mov r23=ar.bspstore; /* save ar.bspstore */ \
  21. ;; \
  22. (pUStk) mov ar.bspstore=r22; /* switch to kernel RBS */ \
  23. (pKStk) addl r1=-IA64_PT_REGS_SIZE,r1; /* if in kernel mode, use sp (r12) */ \
  24. ;; \
  25. (pUStk) mov r18=ar.bsp; \
  26. (pUStk) mov ar.rsc=0x3; /* set eager mode, pl 0, little-endian, loadrs=0 */
  27. #define MINSTATE_END_SAVE_MIN_VIRT \
  28. bsw.1; /* switch back to bank 1 (must be last in insn group) */ \
  29. ;;
  30. /*
  31. * For mca_asm.S we want to access the stack physically since the state is saved before we
  32. * go virtual and don't want to destroy the iip or ipsr.
  33. */
  34. #define MINSTATE_START_SAVE_MIN_PHYS \
  35. (pKStk) mov r3=IA64_KR(PER_CPU_DATA);; \
  36. (pKStk) addl r3=THIS_CPU(ia64_mca_data),r3;; \
  37. (pKStk) ld8 r3 = [r3];; \
  38. (pKStk) addl r3=IA64_MCA_CPU_INIT_STACK_OFFSET,r3;; \
  39. (pKStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r3; \
  40. (pUStk) mov ar.rsc=0; /* set enforced lazy mode, pl 0, little-endian, loadrs=0 */ \
  41. (pUStk) addl r22=IA64_RBS_OFFSET,r1; /* compute base of register backing store */ \
  42. ;; \
  43. (pUStk) mov r24=ar.rnat; \
  44. (pUStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r1; /* compute base of memory stack */ \
  45. (pUStk) mov r23=ar.bspstore; /* save ar.bspstore */ \
  46. (pUStk) dep r22=-1,r22,61,3; /* compute kernel virtual addr of RBS */ \
  47. ;; \
  48. (pUStk) mov ar.bspstore=r22; /* switch to kernel RBS */ \
  49. ;; \
  50. (pUStk) mov r18=ar.bsp; \
  51. (pUStk) mov ar.rsc=0x3; /* set eager mode, pl 0, little-endian, loadrs=0 */ \
  52. #define MINSTATE_END_SAVE_MIN_PHYS \
  53. dep r12=-1,r12,61,3; /* make sp a kernel virtual address */ \
  54. ;;
  55. #ifdef MINSTATE_VIRT
  56. # define MINSTATE_GET_CURRENT(reg) mov reg=IA64_KR(CURRENT)
  57. # define MINSTATE_START_SAVE_MIN MINSTATE_START_SAVE_MIN_VIRT
  58. # define MINSTATE_END_SAVE_MIN MINSTATE_END_SAVE_MIN_VIRT
  59. #endif
  60. #ifdef MINSTATE_PHYS
  61. # define MINSTATE_GET_CURRENT(reg) mov reg=IA64_KR(CURRENT);; tpa reg=reg
  62. # define MINSTATE_START_SAVE_MIN MINSTATE_START_SAVE_MIN_PHYS
  63. # define MINSTATE_END_SAVE_MIN MINSTATE_END_SAVE_MIN_PHYS
  64. #endif
  65. /*
  66. * DO_SAVE_MIN switches to the kernel stacks (if necessary) and saves
  67. * the minimum state necessary that allows us to turn psr.ic back
  68. * on.
  69. *
  70. * Assumed state upon entry:
  71. * psr.ic: off
  72. * r31: contains saved predicates (pr)
  73. *
  74. * Upon exit, the state is as follows:
  75. * psr.ic: off
  76. * r2 = points to &pt_regs.r16
  77. * r8 = contents of ar.ccv
  78. * r9 = contents of ar.csd
  79. * r10 = contents of ar.ssd
  80. * r11 = FPSR_DEFAULT
  81. * r12 = kernel sp (kernel virtual address)
  82. * r13 = points to current task_struct (kernel virtual address)
  83. * p15 = TRUE if psr.i is set in cr.ipsr
  84. * predicate registers (other than p2, p3, and p15), b6, r3, r14, r15:
  85. * preserved
  86. *
  87. * Note that psr.ic is NOT turned on by this macro. This is so that
  88. * we can pass interruption state as arguments to a handler.
  89. */
  90. #define DO_SAVE_MIN(COVER,SAVE_IFS,EXTRA) \
  91. MINSTATE_GET_CURRENT(r16); /* M (or M;;I) */ \
  92. mov r27=ar.rsc; /* M */ \
  93. mov r20=r1; /* A */ \
  94. mov r25=ar.unat; /* M */ \
  95. mov r29=cr.ipsr; /* M */ \
  96. mov r26=ar.pfs; /* I */ \
  97. mov r28=cr.iip; /* M */ \
  98. mov r21=ar.fpsr; /* M */ \
  99. COVER; /* B;; (or nothing) */ \
  100. ;; \
  101. adds r16=IA64_TASK_THREAD_ON_USTACK_OFFSET,r16; \
  102. ;; \
  103. ld1 r17=[r16]; /* load current->thread.on_ustack flag */ \
  104. st1 [r16]=r0; /* clear current->thread.on_ustack flag */ \
  105. adds r1=-IA64_TASK_THREAD_ON_USTACK_OFFSET,r16 \
  106. /* switch from user to kernel RBS: */ \
  107. ;; \
  108. invala; /* M */ \
  109. SAVE_IFS; \
  110. cmp.eq pKStk,pUStk=r0,r17; /* are we in kernel mode already? */ \
  111. ;; \
  112. MINSTATE_START_SAVE_MIN \
  113. adds r17=2*L1_CACHE_BYTES,r1; /* really: biggest cache-line size */ \
  114. adds r16=PT(CR_IPSR),r1; \
  115. ;; \
  116. lfetch.fault.excl.nt1 [r17],L1_CACHE_BYTES; \
  117. st8 [r16]=r29; /* save cr.ipsr */ \
  118. ;; \
  119. lfetch.fault.excl.nt1 [r17]; \
  120. tbit.nz p15,p0=r29,IA64_PSR_I_BIT; \
  121. mov r29=b0 \
  122. ;; \
  123. adds r16=PT(R8),r1; /* initialize first base pointer */ \
  124. adds r17=PT(R9),r1; /* initialize second base pointer */ \
  125. (pKStk) mov r18=r0; /* make sure r18 isn't NaT */ \
  126. ;; \
  127. .mem.offset 0,0; st8.spill [r16]=r8,16; \
  128. .mem.offset 8,0; st8.spill [r17]=r9,16; \
  129. ;; \
  130. .mem.offset 0,0; st8.spill [r16]=r10,24; \
  131. .mem.offset 8,0; st8.spill [r17]=r11,24; \
  132. ;; \
  133. st8 [r16]=r28,16; /* save cr.iip */ \
  134. st8 [r17]=r30,16; /* save cr.ifs */ \
  135. (pUStk) sub r18=r18,r22; /* r18=RSE.ndirty*8 */ \
  136. mov r8=ar.ccv; \
  137. mov r9=ar.csd; \
  138. mov r10=ar.ssd; \
  139. movl r11=FPSR_DEFAULT; /* L-unit */ \
  140. ;; \
  141. st8 [r16]=r25,16; /* save ar.unat */ \
  142. st8 [r17]=r26,16; /* save ar.pfs */ \
  143. shl r18=r18,16; /* compute ar.rsc to be used for "loadrs" */ \
  144. ;; \
  145. st8 [r16]=r27,16; /* save ar.rsc */ \
  146. (pUStk) st8 [r17]=r24,16; /* save ar.rnat */ \
  147. (pKStk) adds r17=16,r17; /* skip over ar_rnat field */ \
  148. ;; /* avoid RAW on r16 & r17 */ \
  149. (pUStk) st8 [r16]=r23,16; /* save ar.bspstore */ \
  150. st8 [r17]=r31,16; /* save predicates */ \
  151. (pKStk) adds r16=16,r16; /* skip over ar_bspstore field */ \
  152. ;; \
  153. st8 [r16]=r29,16; /* save b0 */ \
  154. st8 [r17]=r18,16; /* save ar.rsc value for "loadrs" */ \
  155. cmp.eq pNonSys,pSys=r0,r0 /* initialize pSys=0, pNonSys=1 */ \
  156. ;; \
  157. .mem.offset 0,0; st8.spill [r16]=r20,16; /* save original r1 */ \
  158. .mem.offset 8,0; st8.spill [r17]=r12,16; \
  159. adds r12=-16,r1; /* switch to kernel memory stack (with 16 bytes of scratch) */ \
  160. ;; \
  161. .mem.offset 0,0; st8.spill [r16]=r13,16; \
  162. .mem.offset 8,0; st8.spill [r17]=r21,16; /* save ar.fpsr */ \
  163. mov r13=IA64_KR(CURRENT); /* establish `current' */ \
  164. ;; \
  165. .mem.offset 0,0; st8.spill [r16]=r15,16; \
  166. .mem.offset 8,0; st8.spill [r17]=r14,16; \
  167. ;; \
  168. .mem.offset 0,0; st8.spill [r16]=r2,16; \
  169. .mem.offset 8,0; st8.spill [r17]=r3,16; \
  170. adds r2=IA64_PT_REGS_R16_OFFSET,r1; \
  171. ;; \
  172. EXTRA; \
  173. movl r1=__gp; /* establish kernel global pointer */ \
  174. ;; \
  175. MINSTATE_END_SAVE_MIN
  176. /*
  177. * SAVE_REST saves the remainder of pt_regs (with psr.ic on).
  178. *
  179. * Assumed state upon entry:
  180. * psr.ic: on
  181. * r2: points to &pt_regs.r16
  182. * r3: points to &pt_regs.r17
  183. * r8: contents of ar.ccv
  184. * r9: contents of ar.csd
  185. * r10: contents of ar.ssd
  186. * r11: FPSR_DEFAULT
  187. *
  188. * Registers r14 and r15 are guaranteed not to be touched by SAVE_REST.
  189. */
  190. #define SAVE_REST \
  191. .mem.offset 0,0; st8.spill [r2]=r16,16; \
  192. .mem.offset 8,0; st8.spill [r3]=r17,16; \
  193. ;; \
  194. .mem.offset 0,0; st8.spill [r2]=r18,16; \
  195. .mem.offset 8,0; st8.spill [r3]=r19,16; \
  196. ;; \
  197. .mem.offset 0,0; st8.spill [r2]=r20,16; \
  198. .mem.offset 8,0; st8.spill [r3]=r21,16; \
  199. mov r18=b6; \
  200. ;; \
  201. .mem.offset 0,0; st8.spill [r2]=r22,16; \
  202. .mem.offset 8,0; st8.spill [r3]=r23,16; \
  203. mov r19=b7; \
  204. ;; \
  205. .mem.offset 0,0; st8.spill [r2]=r24,16; \
  206. .mem.offset 8,0; st8.spill [r3]=r25,16; \
  207. ;; \
  208. .mem.offset 0,0; st8.spill [r2]=r26,16; \
  209. .mem.offset 8,0; st8.spill [r3]=r27,16; \
  210. ;; \
  211. .mem.offset 0,0; st8.spill [r2]=r28,16; \
  212. .mem.offset 8,0; st8.spill [r3]=r29,16; \
  213. ;; \
  214. .mem.offset 0,0; st8.spill [r2]=r30,16; \
  215. .mem.offset 8,0; st8.spill [r3]=r31,32; \
  216. ;; \
  217. mov ar.fpsr=r11; /* M-unit */ \
  218. st8 [r2]=r8,8; /* ar.ccv */ \
  219. adds r24=PT(B6)-PT(F7),r3; \
  220. ;; \
  221. stf.spill [r2]=f6,32; \
  222. stf.spill [r3]=f7,32; \
  223. ;; \
  224. stf.spill [r2]=f8,32; \
  225. stf.spill [r3]=f9,32; \
  226. ;; \
  227. stf.spill [r2]=f10; \
  228. stf.spill [r3]=f11; \
  229. adds r25=PT(B7)-PT(F11),r3; \
  230. ;; \
  231. st8 [r24]=r18,16; /* b6 */ \
  232. st8 [r25]=r19,16; /* b7 */ \
  233. ;; \
  234. st8 [r24]=r9; /* ar.csd */ \
  235. st8 [r25]=r10; /* ar.ssd */ \
  236. ;;
  237. #define SAVE_MIN_WITH_COVER DO_SAVE_MIN(cover, mov r30=cr.ifs,)
  238. #define SAVE_MIN_WITH_COVER_R19 DO_SAVE_MIN(cover, mov r30=cr.ifs, mov r15=r19)
  239. #define SAVE_MIN DO_SAVE_MIN( , mov r30=r0, )