ivt.S 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682
  1. /*
  2. * arch/ia64/kernel/ivt.S
  3. *
  4. * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
  5. * Stephane Eranian <eranian@hpl.hp.com>
  6. * David Mosberger <davidm@hpl.hp.com>
  7. * Copyright (C) 2000, 2002-2003 Intel Co
  8. * Asit Mallick <asit.k.mallick@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Kenneth Chen <kenneth.w.chen@intel.com>
  11. * Fenghua Yu <fenghua.yu@intel.com>
  12. *
  13. * 00/08/23 Asit Mallick <asit.k.mallick@intel.com> TLB handling for SMP
  14. * 00/12/20 David Mosberger-Tang <davidm@hpl.hp.com> DTLB/ITLB handler now uses virtual PT.
  15. */
  16. /*
  17. * This file defines the interruption vector table used by the CPU.
  18. * It does not include one entry per possible cause of interruption.
  19. *
  20. * The first 20 entries of the table contain 64 bundles each while the
  21. * remaining 48 entries contain only 16 bundles each.
  22. *
  23. * The 64 bundles are used to allow inlining the whole handler for critical
  24. * interruptions like TLB misses.
  25. *
  26. * For each entry, the comment is as follows:
  27. *
  28. * // 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
  29. * entry offset ----/ / / / /
  30. * entry number ---------/ / / /
  31. * size of the entry -------------/ / /
  32. * vector name -------------------------------------/ /
  33. * interruptions triggering this vector ----------------------/
  34. *
  35. * The table is 32KB in size and must be aligned on 32KB boundary.
  36. * (The CPU ignores the 15 lower bits of the address)
  37. *
  38. * Table is based upon EAS2.6 (Oct 1999)
  39. */
  40. #include <linux/config.h>
  41. #include <asm/asmmacro.h>
  42. #include <asm/break.h>
  43. #include <asm/ia32.h>
  44. #include <asm/kregs.h>
  45. #include <asm/offsets.h>
  46. #include <asm/pgtable.h>
  47. #include <asm/processor.h>
  48. #include <asm/ptrace.h>
  49. #include <asm/system.h>
  50. #include <asm/thread_info.h>
  51. #include <asm/unistd.h>
  52. #include <asm/errno.h>
  53. #if 1
  54. # define PSR_DEFAULT_BITS psr.ac
  55. #else
  56. # define PSR_DEFAULT_BITS 0
  57. #endif
  58. #if 0
  59. /*
  60. * This lets you track the last eight faults that occurred on the CPU. Make sure ar.k2 isn't
  61. * needed for something else before enabling this...
  62. */
  63. # define DBG_FAULT(i) mov r16=ar.k2;; shl r16=r16,8;; add r16=(i),r16;;mov ar.k2=r16
  64. #else
  65. # define DBG_FAULT(i)
  66. #endif
  67. #define MINSTATE_VIRT /* needed by minstate.h */
  68. #include "minstate.h"
  69. #define FAULT(n) \
  70. mov r31=pr; \
  71. mov r19=n;; /* prepare to save predicates */ \
  72. br.sptk.many dispatch_to_fault_handler
  73. .section .text.ivt,"ax"
  74. .align 32768 // align on 32KB boundary
  75. .global ia64_ivt
  76. ia64_ivt:
  77. /////////////////////////////////////////////////////////////////////////////////////////
  78. // 0x0000 Entry 0 (size 64 bundles) VHPT Translation (8,20,47)
  79. ENTRY(vhpt_miss)
  80. DBG_FAULT(0)
  81. /*
  82. * The VHPT vector is invoked when the TLB entry for the virtual page table
  83. * is missing. This happens only as a result of a previous
  84. * (the "original") TLB miss, which may either be caused by an instruction
  85. * fetch or a data access (or non-access).
  86. *
  87. * What we do here is normal TLB miss handing for the _original_ miss, followed
  88. * by inserting the TLB entry for the virtual page table page that the VHPT
  89. * walker was attempting to access. The latter gets inserted as long
  90. * as both L1 and L2 have valid mappings for the faulting address.
  91. * The TLB entry for the original miss gets inserted only if
  92. * the L3 entry indicates that the page is present.
  93. *
  94. * do_page_fault gets invoked in the following cases:
  95. * - the faulting virtual address uses unimplemented address bits
  96. * - the faulting virtual address has no L1, L2, or L3 mapping
  97. */
  98. mov r16=cr.ifa // get address that caused the TLB miss
  99. #ifdef CONFIG_HUGETLB_PAGE
  100. movl r18=PAGE_SHIFT
  101. mov r25=cr.itir
  102. #endif
  103. ;;
  104. rsm psr.dt // use physical addressing for data
  105. mov r31=pr // save the predicate registers
  106. mov r19=IA64_KR(PT_BASE) // get page table base address
  107. shl r21=r16,3 // shift bit 60 into sign bit
  108. shr.u r17=r16,61 // get the region number into r17
  109. ;;
  110. shr r22=r21,3
  111. #ifdef CONFIG_HUGETLB_PAGE
  112. extr.u r26=r25,2,6
  113. ;;
  114. cmp.ne p8,p0=r18,r26
  115. sub r27=r26,r18
  116. ;;
  117. (p8) dep r25=r18,r25,2,6
  118. (p8) shr r22=r22,r27
  119. #endif
  120. ;;
  121. cmp.eq p6,p7=5,r17 // is IFA pointing into to region 5?
  122. shr.u r18=r22,PGDIR_SHIFT // get bits 33-63 of the faulting address
  123. ;;
  124. (p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
  125. srlz.d
  126. LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
  127. .pred.rel "mutex", p6, p7
  128. (p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
  129. (p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
  130. ;;
  131. (p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=PTA + IFA(33,42)*8
  132. (p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=PTA + (((IFA(61,63) << 7) | IFA(33,39))*8)
  133. cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
  134. shr.u r18=r22,PMD_SHIFT // shift L2 index into position
  135. ;;
  136. ld8 r17=[r17] // fetch the L1 entry (may be 0)
  137. ;;
  138. (p7) cmp.eq p6,p7=r17,r0 // was L1 entry NULL?
  139. dep r17=r18,r17,3,(PAGE_SHIFT-3) // compute address of L2 page table entry
  140. ;;
  141. (p7) ld8 r20=[r17] // fetch the L2 entry (may be 0)
  142. shr.u r19=r22,PAGE_SHIFT // shift L3 index into position
  143. ;;
  144. (p7) cmp.eq.or.andcm p6,p7=r20,r0 // was L2 entry NULL?
  145. dep r21=r19,r20,3,(PAGE_SHIFT-3) // compute address of L3 page table entry
  146. ;;
  147. (p7) ld8 r18=[r21] // read the L3 PTE
  148. mov r19=cr.isr // cr.isr bit 0 tells us if this is an insn miss
  149. ;;
  150. (p7) tbit.z p6,p7=r18,_PAGE_P_BIT // page present bit cleared?
  151. mov r22=cr.iha // get the VHPT address that caused the TLB miss
  152. ;; // avoid RAW on p7
  153. (p7) tbit.nz.unc p10,p11=r19,32 // is it an instruction TLB miss?
  154. dep r23=0,r20,0,PAGE_SHIFT // clear low bits to get page address
  155. ;;
  156. (p10) itc.i r18 // insert the instruction TLB entry
  157. (p11) itc.d r18 // insert the data TLB entry
  158. (p6) br.cond.spnt.many page_fault // handle bad address/page not present (page fault)
  159. mov cr.ifa=r22
  160. #ifdef CONFIG_HUGETLB_PAGE
  161. (p8) mov cr.itir=r25 // change to default page-size for VHPT
  162. #endif
  163. /*
  164. * Now compute and insert the TLB entry for the virtual page table. We never
  165. * execute in a page table page so there is no need to set the exception deferral
  166. * bit.
  167. */
  168. adds r24=__DIRTY_BITS_NO_ED|_PAGE_PL_0|_PAGE_AR_RW,r23
  169. ;;
  170. (p7) itc.d r24
  171. ;;
  172. #ifdef CONFIG_SMP
  173. /*
  174. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  175. * cannot possibly affect the following loads:
  176. */
  177. dv_serialize_data
  178. /*
  179. * Re-check L2 and L3 pagetable. If they changed, we may have received a ptc.g
  180. * between reading the pagetable and the "itc". If so, flush the entry we
  181. * inserted and retry.
  182. */
  183. ld8 r25=[r21] // read L3 PTE again
  184. ld8 r26=[r17] // read L2 entry again
  185. ;;
  186. cmp.ne p6,p7=r26,r20 // did L2 entry change
  187. mov r27=PAGE_SHIFT<<2
  188. ;;
  189. (p6) ptc.l r22,r27 // purge PTE page translation
  190. (p7) cmp.ne.or.andcm p6,p7=r25,r18 // did L3 PTE change
  191. ;;
  192. (p6) ptc.l r16,r27 // purge translation
  193. #endif
  194. mov pr=r31,-1 // restore predicate registers
  195. rfi
  196. END(vhpt_miss)
  197. .org ia64_ivt+0x400
  198. /////////////////////////////////////////////////////////////////////////////////////////
  199. // 0x0400 Entry 1 (size 64 bundles) ITLB (21)
  200. ENTRY(itlb_miss)
  201. DBG_FAULT(1)
  202. /*
  203. * The ITLB handler accesses the L3 PTE via the virtually mapped linear
  204. * page table. If a nested TLB miss occurs, we switch into physical
  205. * mode, walk the page table, and then re-execute the L3 PTE read
  206. * and go on normally after that.
  207. */
  208. mov r16=cr.ifa // get virtual address
  209. mov r29=b0 // save b0
  210. mov r31=pr // save predicates
  211. .itlb_fault:
  212. mov r17=cr.iha // get virtual address of L3 PTE
  213. movl r30=1f // load nested fault continuation point
  214. ;;
  215. 1: ld8 r18=[r17] // read L3 PTE
  216. ;;
  217. mov b0=r29
  218. tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
  219. (p6) br.cond.spnt page_fault
  220. ;;
  221. itc.i r18
  222. ;;
  223. #ifdef CONFIG_SMP
  224. /*
  225. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  226. * cannot possibly affect the following loads:
  227. */
  228. dv_serialize_data
  229. ld8 r19=[r17] // read L3 PTE again and see if same
  230. mov r20=PAGE_SHIFT<<2 // setup page size for purge
  231. ;;
  232. cmp.ne p7,p0=r18,r19
  233. ;;
  234. (p7) ptc.l r16,r20
  235. #endif
  236. mov pr=r31,-1
  237. rfi
  238. END(itlb_miss)
  239. .org ia64_ivt+0x0800
  240. /////////////////////////////////////////////////////////////////////////////////////////
  241. // 0x0800 Entry 2 (size 64 bundles) DTLB (9,48)
  242. ENTRY(dtlb_miss)
  243. DBG_FAULT(2)
  244. /*
  245. * The DTLB handler accesses the L3 PTE via the virtually mapped linear
  246. * page table. If a nested TLB miss occurs, we switch into physical
  247. * mode, walk the page table, and then re-execute the L3 PTE read
  248. * and go on normally after that.
  249. */
  250. mov r16=cr.ifa // get virtual address
  251. mov r29=b0 // save b0
  252. mov r31=pr // save predicates
  253. dtlb_fault:
  254. mov r17=cr.iha // get virtual address of L3 PTE
  255. movl r30=1f // load nested fault continuation point
  256. ;;
  257. 1: ld8 r18=[r17] // read L3 PTE
  258. ;;
  259. mov b0=r29
  260. tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
  261. (p6) br.cond.spnt page_fault
  262. ;;
  263. itc.d r18
  264. ;;
  265. #ifdef CONFIG_SMP
  266. /*
  267. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  268. * cannot possibly affect the following loads:
  269. */
  270. dv_serialize_data
  271. ld8 r19=[r17] // read L3 PTE again and see if same
  272. mov r20=PAGE_SHIFT<<2 // setup page size for purge
  273. ;;
  274. cmp.ne p7,p0=r18,r19
  275. ;;
  276. (p7) ptc.l r16,r20
  277. #endif
  278. mov pr=r31,-1
  279. rfi
  280. END(dtlb_miss)
  281. .org ia64_ivt+0x0c00
  282. /////////////////////////////////////////////////////////////////////////////////////////
  283. // 0x0c00 Entry 3 (size 64 bundles) Alt ITLB (19)
  284. ENTRY(alt_itlb_miss)
  285. DBG_FAULT(3)
  286. mov r16=cr.ifa // get address that caused the TLB miss
  287. movl r17=PAGE_KERNEL
  288. mov r21=cr.ipsr
  289. movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
  290. mov r31=pr
  291. ;;
  292. #ifdef CONFIG_DISABLE_VHPT
  293. shr.u r22=r16,61 // get the region number into r21
  294. ;;
  295. cmp.gt p8,p0=6,r22 // user mode
  296. ;;
  297. (p8) thash r17=r16
  298. ;;
  299. (p8) mov cr.iha=r17
  300. (p8) mov r29=b0 // save b0
  301. (p8) br.cond.dptk .itlb_fault
  302. #endif
  303. extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
  304. and r19=r19,r16 // clear ed, reserved bits, and PTE control bits
  305. shr.u r18=r16,57 // move address bit 61 to bit 4
  306. ;;
  307. andcm r18=0x10,r18 // bit 4=~address-bit(61)
  308. cmp.ne p8,p0=r0,r23 // psr.cpl != 0?
  309. or r19=r17,r19 // insert PTE control bits into r19
  310. ;;
  311. or r19=r19,r18 // set bit 4 (uncached) if the access was to region 6
  312. (p8) br.cond.spnt page_fault
  313. ;;
  314. itc.i r19 // insert the TLB entry
  315. mov pr=r31,-1
  316. rfi
  317. END(alt_itlb_miss)
  318. .org ia64_ivt+0x1000
  319. /////////////////////////////////////////////////////////////////////////////////////////
  320. // 0x1000 Entry 4 (size 64 bundles) Alt DTLB (7,46)
  321. ENTRY(alt_dtlb_miss)
  322. DBG_FAULT(4)
  323. mov r16=cr.ifa // get address that caused the TLB miss
  324. movl r17=PAGE_KERNEL
  325. mov r20=cr.isr
  326. movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
  327. mov r21=cr.ipsr
  328. mov r31=pr
  329. ;;
  330. #ifdef CONFIG_DISABLE_VHPT
  331. shr.u r22=r16,61 // get the region number into r21
  332. ;;
  333. cmp.gt p8,p0=6,r22 // access to region 0-5
  334. ;;
  335. (p8) thash r17=r16
  336. ;;
  337. (p8) mov cr.iha=r17
  338. (p8) mov r29=b0 // save b0
  339. (p8) br.cond.dptk dtlb_fault
  340. #endif
  341. extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
  342. and r22=IA64_ISR_CODE_MASK,r20 // get the isr.code field
  343. tbit.nz p6,p7=r20,IA64_ISR_SP_BIT // is speculation bit on?
  344. shr.u r18=r16,57 // move address bit 61 to bit 4
  345. and r19=r19,r16 // clear ed, reserved bits, and PTE control bits
  346. tbit.nz p9,p0=r20,IA64_ISR_NA_BIT // is non-access bit on?
  347. ;;
  348. andcm r18=0x10,r18 // bit 4=~address-bit(61)
  349. cmp.ne p8,p0=r0,r23
  350. (p9) cmp.eq.or.andcm p6,p7=IA64_ISR_CODE_LFETCH,r22 // check isr.code field
  351. (p8) br.cond.spnt page_fault
  352. dep r21=-1,r21,IA64_PSR_ED_BIT,1
  353. or r19=r19,r17 // insert PTE control bits into r19
  354. ;;
  355. or r19=r19,r18 // set bit 4 (uncached) if the access was to region 6
  356. (p6) mov cr.ipsr=r21
  357. ;;
  358. (p7) itc.d r19 // insert the TLB entry
  359. mov pr=r31,-1
  360. rfi
  361. END(alt_dtlb_miss)
  362. .org ia64_ivt+0x1400
  363. /////////////////////////////////////////////////////////////////////////////////////////
  364. // 0x1400 Entry 5 (size 64 bundles) Data nested TLB (6,45)
  365. ENTRY(nested_dtlb_miss)
  366. /*
  367. * In the absence of kernel bugs, we get here when the virtually mapped linear
  368. * page table is accessed non-speculatively (e.g., in the Dirty-bit, Instruction
  369. * Access-bit, or Data Access-bit faults). If the DTLB entry for the virtual page
  370. * table is missing, a nested TLB miss fault is triggered and control is
  371. * transferred to this point. When this happens, we lookup the pte for the
  372. * faulting address by walking the page table in physical mode and return to the
  373. * continuation point passed in register r30 (or call page_fault if the address is
  374. * not mapped).
  375. *
  376. * Input: r16: faulting address
  377. * r29: saved b0
  378. * r30: continuation address
  379. * r31: saved pr
  380. *
  381. * Output: r17: physical address of L3 PTE of faulting address
  382. * r29: saved b0
  383. * r30: continuation address
  384. * r31: saved pr
  385. *
  386. * Clobbered: b0, r18, r19, r21, r22, psr.dt (cleared)
  387. */
  388. rsm psr.dt // switch to using physical data addressing
  389. mov r19=IA64_KR(PT_BASE) // get the page table base address
  390. shl r21=r16,3 // shift bit 60 into sign bit
  391. mov r18=cr.itir
  392. ;;
  393. shr.u r17=r16,61 // get the region number into r17
  394. extr.u r18=r18,2,6 // get the faulting page size
  395. ;;
  396. cmp.eq p6,p7=5,r17 // is faulting address in region 5?
  397. add r22=-PAGE_SHIFT,r18 // adjustment for hugetlb address
  398. add r18=PGDIR_SHIFT-PAGE_SHIFT,r18
  399. ;;
  400. shr.u r22=r16,r22
  401. shr.u r18=r16,r18
  402. (p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
  403. srlz.d
  404. LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
  405. .pred.rel "mutex", p6, p7
  406. (p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
  407. (p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
  408. ;;
  409. (p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=PTA + IFA(33,42)*8
  410. (p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=PTA + (((IFA(61,63) << 7) | IFA(33,39))*8)
  411. cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
  412. shr.u r18=r22,PMD_SHIFT // shift L2 index into position
  413. ;;
  414. ld8 r17=[r17] // fetch the L1 entry (may be 0)
  415. ;;
  416. (p7) cmp.eq p6,p7=r17,r0 // was L1 entry NULL?
  417. dep r17=r18,r17,3,(PAGE_SHIFT-3) // compute address of L2 page table entry
  418. ;;
  419. (p7) ld8 r17=[r17] // fetch the L2 entry (may be 0)
  420. shr.u r19=r22,PAGE_SHIFT // shift L3 index into position
  421. ;;
  422. (p7) cmp.eq.or.andcm p6,p7=r17,r0 // was L2 entry NULL?
  423. dep r17=r19,r17,3,(PAGE_SHIFT-3) // compute address of L3 page table entry
  424. (p6) br.cond.spnt page_fault
  425. mov b0=r30
  426. br.sptk.many b0 // return to continuation point
  427. END(nested_dtlb_miss)
  428. .org ia64_ivt+0x1800
  429. /////////////////////////////////////////////////////////////////////////////////////////
  430. // 0x1800 Entry 6 (size 64 bundles) Instruction Key Miss (24)
  431. ENTRY(ikey_miss)
  432. DBG_FAULT(6)
  433. FAULT(6)
  434. END(ikey_miss)
  435. //-----------------------------------------------------------------------------------
  436. // call do_page_fault (predicates are in r31, psr.dt may be off, r16 is faulting address)
  437. ENTRY(page_fault)
  438. ssm psr.dt
  439. ;;
  440. srlz.i
  441. ;;
  442. SAVE_MIN_WITH_COVER
  443. alloc r15=ar.pfs,0,0,3,0
  444. mov out0=cr.ifa
  445. mov out1=cr.isr
  446. adds r3=8,r2 // set up second base pointer
  447. ;;
  448. ssm psr.ic | PSR_DEFAULT_BITS
  449. ;;
  450. srlz.i // guarantee that interruption collectin is on
  451. ;;
  452. (p15) ssm psr.i // restore psr.i
  453. movl r14=ia64_leave_kernel
  454. ;;
  455. SAVE_REST
  456. mov rp=r14
  457. ;;
  458. adds out2=16,r12 // out2 = pointer to pt_regs
  459. br.call.sptk.many b6=ia64_do_page_fault // ignore return address
  460. END(page_fault)
  461. .org ia64_ivt+0x1c00
  462. /////////////////////////////////////////////////////////////////////////////////////////
  463. // 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
  464. ENTRY(dkey_miss)
  465. DBG_FAULT(7)
  466. FAULT(7)
  467. END(dkey_miss)
  468. .org ia64_ivt+0x2000
  469. /////////////////////////////////////////////////////////////////////////////////////////
  470. // 0x2000 Entry 8 (size 64 bundles) Dirty-bit (54)
  471. ENTRY(dirty_bit)
  472. DBG_FAULT(8)
  473. /*
  474. * What we do here is to simply turn on the dirty bit in the PTE. We need to
  475. * update both the page-table and the TLB entry. To efficiently access the PTE,
  476. * we address it through the virtual page table. Most likely, the TLB entry for
  477. * the relevant virtual page table page is still present in the TLB so we can
  478. * normally do this without additional TLB misses. In case the necessary virtual
  479. * page table TLB entry isn't present, we take a nested TLB miss hit where we look
  480. * up the physical address of the L3 PTE and then continue at label 1 below.
  481. */
  482. mov r16=cr.ifa // get the address that caused the fault
  483. movl r30=1f // load continuation point in case of nested fault
  484. ;;
  485. thash r17=r16 // compute virtual address of L3 PTE
  486. mov r29=b0 // save b0 in case of nested fault
  487. mov r31=pr // save pr
  488. #ifdef CONFIG_SMP
  489. mov r28=ar.ccv // save ar.ccv
  490. ;;
  491. 1: ld8 r18=[r17]
  492. ;; // avoid RAW on r18
  493. mov ar.ccv=r18 // set compare value for cmpxchg
  494. or r25=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
  495. ;;
  496. cmpxchg8.acq r26=[r17],r25,ar.ccv
  497. mov r24=PAGE_SHIFT<<2
  498. ;;
  499. cmp.eq p6,p7=r26,r18
  500. ;;
  501. (p6) itc.d r25 // install updated PTE
  502. ;;
  503. /*
  504. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  505. * cannot possibly affect the following loads:
  506. */
  507. dv_serialize_data
  508. ld8 r18=[r17] // read PTE again
  509. ;;
  510. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  511. ;;
  512. (p7) ptc.l r16,r24
  513. mov b0=r29 // restore b0
  514. mov ar.ccv=r28
  515. #else
  516. ;;
  517. 1: ld8 r18=[r17]
  518. ;; // avoid RAW on r18
  519. or r18=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
  520. mov b0=r29 // restore b0
  521. ;;
  522. st8 [r17]=r18 // store back updated PTE
  523. itc.d r18 // install updated PTE
  524. #endif
  525. mov pr=r31,-1 // restore pr
  526. rfi
  527. END(dirty_bit)
  528. .org ia64_ivt+0x2400
  529. /////////////////////////////////////////////////////////////////////////////////////////
  530. // 0x2400 Entry 9 (size 64 bundles) Instruction Access-bit (27)
  531. ENTRY(iaccess_bit)
  532. DBG_FAULT(9)
  533. // Like Entry 8, except for instruction access
  534. mov r16=cr.ifa // get the address that caused the fault
  535. movl r30=1f // load continuation point in case of nested fault
  536. mov r31=pr // save predicates
  537. #ifdef CONFIG_ITANIUM
  538. /*
  539. * Erratum 10 (IFA may contain incorrect address) has "NoFix" status.
  540. */
  541. mov r17=cr.ipsr
  542. ;;
  543. mov r18=cr.iip
  544. tbit.z p6,p0=r17,IA64_PSR_IS_BIT // IA64 instruction set?
  545. ;;
  546. (p6) mov r16=r18 // if so, use cr.iip instead of cr.ifa
  547. #endif /* CONFIG_ITANIUM */
  548. ;;
  549. thash r17=r16 // compute virtual address of L3 PTE
  550. mov r29=b0 // save b0 in case of nested fault)
  551. #ifdef CONFIG_SMP
  552. mov r28=ar.ccv // save ar.ccv
  553. ;;
  554. 1: ld8 r18=[r17]
  555. ;;
  556. mov ar.ccv=r18 // set compare value for cmpxchg
  557. or r25=_PAGE_A,r18 // set the accessed bit
  558. ;;
  559. cmpxchg8.acq r26=[r17],r25,ar.ccv
  560. mov r24=PAGE_SHIFT<<2
  561. ;;
  562. cmp.eq p6,p7=r26,r18
  563. ;;
  564. (p6) itc.i r25 // install updated PTE
  565. ;;
  566. /*
  567. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  568. * cannot possibly affect the following loads:
  569. */
  570. dv_serialize_data
  571. ld8 r18=[r17] // read PTE again
  572. ;;
  573. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  574. ;;
  575. (p7) ptc.l r16,r24
  576. mov b0=r29 // restore b0
  577. mov ar.ccv=r28
  578. #else /* !CONFIG_SMP */
  579. ;;
  580. 1: ld8 r18=[r17]
  581. ;;
  582. or r18=_PAGE_A,r18 // set the accessed bit
  583. mov b0=r29 // restore b0
  584. ;;
  585. st8 [r17]=r18 // store back updated PTE
  586. itc.i r18 // install updated PTE
  587. #endif /* !CONFIG_SMP */
  588. mov pr=r31,-1
  589. rfi
  590. END(iaccess_bit)
  591. .org ia64_ivt+0x2800
  592. /////////////////////////////////////////////////////////////////////////////////////////
  593. // 0x2800 Entry 10 (size 64 bundles) Data Access-bit (15,55)
  594. ENTRY(daccess_bit)
  595. DBG_FAULT(10)
  596. // Like Entry 8, except for data access
  597. mov r16=cr.ifa // get the address that caused the fault
  598. movl r30=1f // load continuation point in case of nested fault
  599. ;;
  600. thash r17=r16 // compute virtual address of L3 PTE
  601. mov r31=pr
  602. mov r29=b0 // save b0 in case of nested fault)
  603. #ifdef CONFIG_SMP
  604. mov r28=ar.ccv // save ar.ccv
  605. ;;
  606. 1: ld8 r18=[r17]
  607. ;; // avoid RAW on r18
  608. mov ar.ccv=r18 // set compare value for cmpxchg
  609. or r25=_PAGE_A,r18 // set the dirty bit
  610. ;;
  611. cmpxchg8.acq r26=[r17],r25,ar.ccv
  612. mov r24=PAGE_SHIFT<<2
  613. ;;
  614. cmp.eq p6,p7=r26,r18
  615. ;;
  616. (p6) itc.d r25 // install updated PTE
  617. /*
  618. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  619. * cannot possibly affect the following loads:
  620. */
  621. dv_serialize_data
  622. ;;
  623. ld8 r18=[r17] // read PTE again
  624. ;;
  625. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  626. ;;
  627. (p7) ptc.l r16,r24
  628. mov ar.ccv=r28
  629. #else
  630. ;;
  631. 1: ld8 r18=[r17]
  632. ;; // avoid RAW on r18
  633. or r18=_PAGE_A,r18 // set the accessed bit
  634. ;;
  635. st8 [r17]=r18 // store back updated PTE
  636. itc.d r18 // install updated PTE
  637. #endif
  638. mov b0=r29 // restore b0
  639. mov pr=r31,-1
  640. rfi
  641. END(daccess_bit)
  642. .org ia64_ivt+0x2c00
  643. /////////////////////////////////////////////////////////////////////////////////////////
  644. // 0x2c00 Entry 11 (size 64 bundles) Break instruction (33)
  645. ENTRY(break_fault)
  646. /*
  647. * The streamlined system call entry/exit paths only save/restore the initial part
  648. * of pt_regs. This implies that the callers of system-calls must adhere to the
  649. * normal procedure calling conventions.
  650. *
  651. * Registers to be saved & restored:
  652. * CR registers: cr.ipsr, cr.iip, cr.ifs
  653. * AR registers: ar.unat, ar.pfs, ar.rsc, ar.rnat, ar.bspstore, ar.fpsr
  654. * others: pr, b0, b6, loadrs, r1, r11, r12, r13, r15
  655. * Registers to be restored only:
  656. * r8-r11: output value from the system call.
  657. *
  658. * During system call exit, scratch registers (including r15) are modified/cleared
  659. * to prevent leaking bits from kernel to user level.
  660. */
  661. DBG_FAULT(11)
  662. mov.m r16=IA64_KR(CURRENT) // M2 r16 <- current task (12 cyc)
  663. mov r29=cr.ipsr // M2 (12 cyc)
  664. mov r31=pr // I0 (2 cyc)
  665. mov r17=cr.iim // M2 (2 cyc)
  666. mov.m r27=ar.rsc // M2 (12 cyc)
  667. mov r18=__IA64_BREAK_SYSCALL // A
  668. mov.m ar.rsc=0 // M2
  669. mov.m r21=ar.fpsr // M2 (12 cyc)
  670. mov r19=b6 // I0 (2 cyc)
  671. ;;
  672. mov.m r23=ar.bspstore // M2 (12 cyc)
  673. mov.m r24=ar.rnat // M2 (5 cyc)
  674. mov.i r26=ar.pfs // I0 (2 cyc)
  675. invala // M0|1
  676. nop.m 0 // M
  677. mov r20=r1 // A save r1
  678. nop.m 0
  679. movl r30=sys_call_table // X
  680. mov r28=cr.iip // M2 (2 cyc)
  681. cmp.eq p0,p7=r18,r17 // I0 is this a system call?
  682. (p7) br.cond.spnt non_syscall // B no ->
  683. //
  684. // From this point on, we are definitely on the syscall-path
  685. // and we can use (non-banked) scratch registers.
  686. //
  687. ///////////////////////////////////////////////////////////////////////
  688. mov r1=r16 // A move task-pointer to "addl"-addressable reg
  689. mov r2=r16 // A setup r2 for ia64_syscall_setup
  690. add r9=TI_FLAGS+IA64_TASK_SIZE,r16 // A r9 = &current_thread_info()->flags
  691. adds r16=IA64_TASK_THREAD_ON_USTACK_OFFSET,r16
  692. adds r15=-1024,r15 // A subtract 1024 from syscall number
  693. mov r3=NR_syscalls - 1
  694. ;;
  695. ld1.bias r17=[r16] // M0|1 r17 = current->thread.on_ustack flag
  696. ld4 r9=[r9] // M0|1 r9 = current_thread_info()->flags
  697. extr.u r8=r29,41,2 // I0 extract ei field from cr.ipsr
  698. shladd r30=r15,3,r30 // A r30 = sys_call_table + 8*(syscall-1024)
  699. addl r22=IA64_RBS_OFFSET,r1 // A compute base of RBS
  700. cmp.leu p6,p7=r15,r3 // A syscall number in range?
  701. ;;
  702. lfetch.fault.excl.nt1 [r22] // M0|1 prefetch RBS
  703. (p6) ld8 r30=[r30] // M0|1 load address of syscall entry point
  704. tnat.nz.or p7,p0=r15 // I0 is syscall nr a NaT?
  705. mov.m ar.bspstore=r22 // M2 switch to kernel RBS
  706. cmp.eq p8,p9=2,r8 // A isr.ei==2?
  707. ;;
  708. (p8) mov r8=0 // A clear ei to 0
  709. (p7) movl r30=sys_ni_syscall // X
  710. (p8) adds r28=16,r28 // A switch cr.iip to next bundle
  711. (p9) adds r8=1,r8 // A increment ei to next slot
  712. nop.i 0
  713. ;;
  714. mov.m r25=ar.unat // M2 (5 cyc)
  715. dep r29=r8,r29,41,2 // I0 insert new ei into cr.ipsr
  716. adds r15=1024,r15 // A restore original syscall number
  717. //
  718. // If any of the above loads miss in L1D, we'll stall here until
  719. // the data arrives.
  720. //
  721. ///////////////////////////////////////////////////////////////////////
  722. st1 [r16]=r0 // M2|3 clear current->thread.on_ustack flag
  723. mov b6=r30 // I0 setup syscall handler branch reg early
  724. cmp.eq pKStk,pUStk=r0,r17 // A were we on kernel stacks already?
  725. and r9=_TIF_SYSCALL_TRACEAUDIT,r9 // A mask trace or audit
  726. mov r18=ar.bsp // M2 (12 cyc)
  727. (pKStk) br.cond.spnt .break_fixup // B we're already in kernel-mode -- fix up RBS
  728. ;;
  729. .back_from_break_fixup:
  730. (pUStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r1 // A compute base of memory stack
  731. cmp.eq p14,p0=r9,r0 // A are syscalls being traced/audited?
  732. br.call.sptk.many b7=ia64_syscall_setup // B
  733. 1:
  734. mov ar.rsc=0x3 // M2 set eager mode, pl 0, LE, loadrs=0
  735. nop 0
  736. bsw.1 // B (6 cyc) regs are saved, switch to bank 1
  737. ;;
  738. ssm psr.ic | PSR_DEFAULT_BITS // M2 now it's safe to re-enable intr.-collection
  739. movl r3=ia64_ret_from_syscall // X
  740. ;;
  741. srlz.i // M0 ensure interruption collection is on
  742. mov rp=r3 // I0 set the real return addr
  743. (p10) br.cond.spnt.many ia64_ret_from_syscall // B return if bad call-frame or r15 is a NaT
  744. (p15) ssm psr.i // M2 restore psr.i
  745. (p14) br.call.sptk.many b6=b6 // B invoke syscall-handker (ignore return addr)
  746. br.cond.spnt.many ia64_trace_syscall // B do syscall-tracing thingamagic
  747. // NOT REACHED
  748. ///////////////////////////////////////////////////////////////////////
  749. // On entry, we optimistically assumed that we're coming from user-space.
  750. // For the rare cases where a system-call is done from within the kernel,
  751. // we fix things up at this point:
  752. .break_fixup:
  753. add r1=-IA64_PT_REGS_SIZE,sp // A allocate space for pt_regs structure
  754. mov ar.rnat=r24 // M2 restore kernel's AR.RNAT
  755. ;;
  756. mov ar.bspstore=r23 // M2 restore kernel's AR.BSPSTORE
  757. br.cond.sptk .back_from_break_fixup
  758. END(break_fault)
  759. .org ia64_ivt+0x3000
  760. /////////////////////////////////////////////////////////////////////////////////////////
  761. // 0x3000 Entry 12 (size 64 bundles) External Interrupt (4)
  762. ENTRY(interrupt)
  763. DBG_FAULT(12)
  764. mov r31=pr // prepare to save predicates
  765. ;;
  766. SAVE_MIN_WITH_COVER // uses r31; defines r2 and r3
  767. ssm psr.ic | PSR_DEFAULT_BITS
  768. ;;
  769. adds r3=8,r2 // set up second base pointer for SAVE_REST
  770. srlz.i // ensure everybody knows psr.ic is back on
  771. ;;
  772. SAVE_REST
  773. ;;
  774. alloc r14=ar.pfs,0,0,2,0 // must be first in an insn group
  775. mov out0=cr.ivr // pass cr.ivr as first arg
  776. add out1=16,sp // pass pointer to pt_regs as second arg
  777. ;;
  778. srlz.d // make sure we see the effect of cr.ivr
  779. movl r14=ia64_leave_kernel
  780. ;;
  781. mov rp=r14
  782. br.call.sptk.many b6=ia64_handle_irq
  783. END(interrupt)
  784. .org ia64_ivt+0x3400
  785. /////////////////////////////////////////////////////////////////////////////////////////
  786. // 0x3400 Entry 13 (size 64 bundles) Reserved
  787. DBG_FAULT(13)
  788. FAULT(13)
  789. .org ia64_ivt+0x3800
  790. /////////////////////////////////////////////////////////////////////////////////////////
  791. // 0x3800 Entry 14 (size 64 bundles) Reserved
  792. DBG_FAULT(14)
  793. FAULT(14)
  794. /*
  795. * There is no particular reason for this code to be here, other than that
  796. * there happens to be space here that would go unused otherwise. If this
  797. * fault ever gets "unreserved", simply moved the following code to a more
  798. * suitable spot...
  799. *
  800. * ia64_syscall_setup() is a separate subroutine so that it can
  801. * allocate stacked registers so it can safely demine any
  802. * potential NaT values from the input registers.
  803. *
  804. * On entry:
  805. * - executing on bank 0 or bank 1 register set (doesn't matter)
  806. * - r1: stack pointer
  807. * - r2: current task pointer
  808. * - r3: preserved
  809. * - r11: original contents (saved ar.pfs to be saved)
  810. * - r12: original contents (sp to be saved)
  811. * - r13: original contents (tp to be saved)
  812. * - r15: original contents (syscall # to be saved)
  813. * - r18: saved bsp (after switching to kernel stack)
  814. * - r19: saved b6
  815. * - r20: saved r1 (gp)
  816. * - r21: saved ar.fpsr
  817. * - r22: kernel's register backing store base (krbs_base)
  818. * - r23: saved ar.bspstore
  819. * - r24: saved ar.rnat
  820. * - r25: saved ar.unat
  821. * - r26: saved ar.pfs
  822. * - r27: saved ar.rsc
  823. * - r28: saved cr.iip
  824. * - r29: saved cr.ipsr
  825. * - r31: saved pr
  826. * - b0: original contents (to be saved)
  827. * On exit:
  828. * - p10: TRUE if syscall is invoked with more than 8 out
  829. * registers or r15's Nat is true
  830. * - r1: kernel's gp
  831. * - r3: preserved (same as on entry)
  832. * - r8: -EINVAL if p10 is true
  833. * - r12: points to kernel stack
  834. * - r13: points to current task
  835. * - r14: preserved (same as on entry)
  836. * - p13: preserved
  837. * - p15: TRUE if interrupts need to be re-enabled
  838. * - ar.fpsr: set to kernel settings
  839. * - b6: preserved (same as on entry)
  840. */
  841. GLOBAL_ENTRY(ia64_syscall_setup)
  842. #if PT(B6) != 0
  843. # error This code assumes that b6 is the first field in pt_regs.
  844. #endif
  845. st8 [r1]=r19 // save b6
  846. add r16=PT(CR_IPSR),r1 // initialize first base pointer
  847. add r17=PT(R11),r1 // initialize second base pointer
  848. ;;
  849. alloc r19=ar.pfs,8,0,0,0 // ensure in0-in7 are writable
  850. st8 [r16]=r29,PT(AR_PFS)-PT(CR_IPSR) // save cr.ipsr
  851. tnat.nz p8,p0=in0
  852. st8.spill [r17]=r11,PT(CR_IIP)-PT(R11) // save r11
  853. tnat.nz p9,p0=in1
  854. (pKStk) mov r18=r0 // make sure r18 isn't NaT
  855. ;;
  856. st8 [r16]=r26,PT(CR_IFS)-PT(AR_PFS) // save ar.pfs
  857. st8 [r17]=r28,PT(AR_UNAT)-PT(CR_IIP) // save cr.iip
  858. mov r28=b0 // save b0 (2 cyc)
  859. ;;
  860. st8 [r17]=r25,PT(AR_RSC)-PT(AR_UNAT) // save ar.unat
  861. dep r19=0,r19,38,26 // clear all bits but 0..37 [I0]
  862. (p8) mov in0=-1
  863. ;;
  864. st8 [r16]=r19,PT(AR_RNAT)-PT(CR_IFS) // store ar.pfs.pfm in cr.ifs
  865. extr.u r11=r19,7,7 // I0 // get sol of ar.pfs
  866. and r8=0x7f,r19 // A // get sof of ar.pfs
  867. st8 [r17]=r27,PT(AR_BSPSTORE)-PT(AR_RSC)// save ar.rsc
  868. tbit.nz p15,p0=r29,IA64_PSR_I_BIT // I0
  869. (p9) mov in1=-1
  870. ;;
  871. (pUStk) sub r18=r18,r22 // r18=RSE.ndirty*8
  872. tnat.nz p10,p0=in2
  873. add r11=8,r11
  874. ;;
  875. (pKStk) adds r16=PT(PR)-PT(AR_RNAT),r16 // skip over ar_rnat field
  876. (pKStk) adds r17=PT(B0)-PT(AR_BSPSTORE),r17 // skip over ar_bspstore field
  877. tnat.nz p11,p0=in3
  878. ;;
  879. (p10) mov in2=-1
  880. tnat.nz p12,p0=in4 // [I0]
  881. (p11) mov in3=-1
  882. ;;
  883. (pUStk) st8 [r16]=r24,PT(PR)-PT(AR_RNAT) // save ar.rnat
  884. (pUStk) st8 [r17]=r23,PT(B0)-PT(AR_BSPSTORE) // save ar.bspstore
  885. shl r18=r18,16 // compute ar.rsc to be used for "loadrs"
  886. ;;
  887. st8 [r16]=r31,PT(LOADRS)-PT(PR) // save predicates
  888. st8 [r17]=r28,PT(R1)-PT(B0) // save b0
  889. tnat.nz p13,p0=in5 // [I0]
  890. ;;
  891. st8 [r16]=r18,PT(R12)-PT(LOADRS) // save ar.rsc value for "loadrs"
  892. st8.spill [r17]=r20,PT(R13)-PT(R1) // save original r1
  893. (p12) mov in4=-1
  894. ;;
  895. .mem.offset 0,0; st8.spill [r16]=r12,PT(AR_FPSR)-PT(R12) // save r12
  896. .mem.offset 8,0; st8.spill [r17]=r13,PT(R15)-PT(R13) // save r13
  897. (p13) mov in5=-1
  898. ;;
  899. st8 [r16]=r21,PT(R8)-PT(AR_FPSR) // save ar.fpsr
  900. tnat.nz p13,p0=in6
  901. cmp.lt p10,p9=r11,r8 // frame size can't be more than local+8
  902. ;;
  903. mov r8=1
  904. (p9) tnat.nz p10,p0=r15
  905. adds r12=-16,r1 // switch to kernel memory stack (with 16 bytes of scratch)
  906. st8.spill [r17]=r15 // save r15
  907. tnat.nz p8,p0=in7
  908. nop.i 0
  909. mov r13=r2 // establish `current'
  910. movl r1=__gp // establish kernel global pointer
  911. ;;
  912. st8 [r16]=r8 // ensure pt_regs.r8 != 0 (see handle_syscall_error)
  913. (p13) mov in6=-1
  914. (p8) mov in7=-1
  915. cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
  916. movl r17=FPSR_DEFAULT
  917. ;;
  918. mov.m ar.fpsr=r17 // set ar.fpsr to kernel default value
  919. (p10) mov r8=-EINVAL
  920. br.ret.sptk.many b7
  921. END(ia64_syscall_setup)
  922. .org ia64_ivt+0x3c00
  923. /////////////////////////////////////////////////////////////////////////////////////////
  924. // 0x3c00 Entry 15 (size 64 bundles) Reserved
  925. DBG_FAULT(15)
  926. FAULT(15)
  927. /*
  928. * Squatting in this space ...
  929. *
  930. * This special case dispatcher for illegal operation faults allows preserved
  931. * registers to be modified through a callback function (asm only) that is handed
  932. * back from the fault handler in r8. Up to three arguments can be passed to the
  933. * callback function by returning an aggregate with the callback as its first
  934. * element, followed by the arguments.
  935. */
  936. ENTRY(dispatch_illegal_op_fault)
  937. .prologue
  938. .body
  939. SAVE_MIN_WITH_COVER
  940. ssm psr.ic | PSR_DEFAULT_BITS
  941. ;;
  942. srlz.i // guarantee that interruption collection is on
  943. ;;
  944. (p15) ssm psr.i // restore psr.i
  945. adds r3=8,r2 // set up second base pointer for SAVE_REST
  946. ;;
  947. alloc r14=ar.pfs,0,0,1,0 // must be first in insn group
  948. mov out0=ar.ec
  949. ;;
  950. SAVE_REST
  951. PT_REGS_UNWIND_INFO(0)
  952. ;;
  953. br.call.sptk.many rp=ia64_illegal_op_fault
  954. .ret0: ;;
  955. alloc r14=ar.pfs,0,0,3,0 // must be first in insn group
  956. mov out0=r9
  957. mov out1=r10
  958. mov out2=r11
  959. movl r15=ia64_leave_kernel
  960. ;;
  961. mov rp=r15
  962. mov b6=r8
  963. ;;
  964. cmp.ne p6,p0=0,r8
  965. (p6) br.call.dpnt.many b6=b6 // call returns to ia64_leave_kernel
  966. br.sptk.many ia64_leave_kernel
  967. END(dispatch_illegal_op_fault)
  968. .org ia64_ivt+0x4000
  969. /////////////////////////////////////////////////////////////////////////////////////////
  970. // 0x4000 Entry 16 (size 64 bundles) Reserved
  971. DBG_FAULT(16)
  972. FAULT(16)
  973. .org ia64_ivt+0x4400
  974. /////////////////////////////////////////////////////////////////////////////////////////
  975. // 0x4400 Entry 17 (size 64 bundles) Reserved
  976. DBG_FAULT(17)
  977. FAULT(17)
  978. ENTRY(non_syscall)
  979. mov ar.rsc=r27 // restore ar.rsc before SAVE_MIN_WITH_COVER
  980. ;;
  981. SAVE_MIN_WITH_COVER
  982. // There is no particular reason for this code to be here, other than that
  983. // there happens to be space here that would go unused otherwise. If this
  984. // fault ever gets "unreserved", simply moved the following code to a more
  985. // suitable spot...
  986. alloc r14=ar.pfs,0,0,2,0
  987. mov out0=cr.iim
  988. add out1=16,sp
  989. adds r3=8,r2 // set up second base pointer for SAVE_REST
  990. ssm psr.ic | PSR_DEFAULT_BITS
  991. ;;
  992. srlz.i // guarantee that interruption collection is on
  993. ;;
  994. (p15) ssm psr.i // restore psr.i
  995. movl r15=ia64_leave_kernel
  996. ;;
  997. SAVE_REST
  998. mov rp=r15
  999. ;;
  1000. br.call.sptk.many b6=ia64_bad_break // avoid WAW on CFM and ignore return addr
  1001. END(non_syscall)
  1002. .org ia64_ivt+0x4800
  1003. /////////////////////////////////////////////////////////////////////////////////////////
  1004. // 0x4800 Entry 18 (size 64 bundles) Reserved
  1005. DBG_FAULT(18)
  1006. FAULT(18)
  1007. /*
  1008. * There is no particular reason for this code to be here, other than that
  1009. * there happens to be space here that would go unused otherwise. If this
  1010. * fault ever gets "unreserved", simply moved the following code to a more
  1011. * suitable spot...
  1012. */
  1013. ENTRY(dispatch_unaligned_handler)
  1014. SAVE_MIN_WITH_COVER
  1015. ;;
  1016. alloc r14=ar.pfs,0,0,2,0 // now it's safe (must be first in insn group!)
  1017. mov out0=cr.ifa
  1018. adds out1=16,sp
  1019. ssm psr.ic | PSR_DEFAULT_BITS
  1020. ;;
  1021. srlz.i // guarantee that interruption collection is on
  1022. ;;
  1023. (p15) ssm psr.i // restore psr.i
  1024. adds r3=8,r2 // set up second base pointer
  1025. ;;
  1026. SAVE_REST
  1027. movl r14=ia64_leave_kernel
  1028. ;;
  1029. mov rp=r14
  1030. br.sptk.many ia64_prepare_handle_unaligned
  1031. END(dispatch_unaligned_handler)
  1032. .org ia64_ivt+0x4c00
  1033. /////////////////////////////////////////////////////////////////////////////////////////
  1034. // 0x4c00 Entry 19 (size 64 bundles) Reserved
  1035. DBG_FAULT(19)
  1036. FAULT(19)
  1037. /*
  1038. * There is no particular reason for this code to be here, other than that
  1039. * there happens to be space here that would go unused otherwise. If this
  1040. * fault ever gets "unreserved", simply moved the following code to a more
  1041. * suitable spot...
  1042. */
  1043. ENTRY(dispatch_to_fault_handler)
  1044. /*
  1045. * Input:
  1046. * psr.ic: off
  1047. * r19: fault vector number (e.g., 24 for General Exception)
  1048. * r31: contains saved predicates (pr)
  1049. */
  1050. SAVE_MIN_WITH_COVER_R19
  1051. alloc r14=ar.pfs,0,0,5,0
  1052. mov out0=r15
  1053. mov out1=cr.isr
  1054. mov out2=cr.ifa
  1055. mov out3=cr.iim
  1056. mov out4=cr.itir
  1057. ;;
  1058. ssm psr.ic | PSR_DEFAULT_BITS
  1059. ;;
  1060. srlz.i // guarantee that interruption collection is on
  1061. ;;
  1062. (p15) ssm psr.i // restore psr.i
  1063. adds r3=8,r2 // set up second base pointer for SAVE_REST
  1064. ;;
  1065. SAVE_REST
  1066. movl r14=ia64_leave_kernel
  1067. ;;
  1068. mov rp=r14
  1069. br.call.sptk.many b6=ia64_fault
  1070. END(dispatch_to_fault_handler)
  1071. //
  1072. // --- End of long entries, Beginning of short entries
  1073. //
  1074. .org ia64_ivt+0x5000
  1075. /////////////////////////////////////////////////////////////////////////////////////////
  1076. // 0x5000 Entry 20 (size 16 bundles) Page Not Present (10,22,49)
  1077. ENTRY(page_not_present)
  1078. DBG_FAULT(20)
  1079. mov r16=cr.ifa
  1080. rsm psr.dt
  1081. /*
  1082. * The Linux page fault handler doesn't expect non-present pages to be in
  1083. * the TLB. Flush the existing entry now, so we meet that expectation.
  1084. */
  1085. mov r17=PAGE_SHIFT<<2
  1086. ;;
  1087. ptc.l r16,r17
  1088. ;;
  1089. mov r31=pr
  1090. srlz.d
  1091. br.sptk.many page_fault
  1092. END(page_not_present)
  1093. .org ia64_ivt+0x5100
  1094. /////////////////////////////////////////////////////////////////////////////////////////
  1095. // 0x5100 Entry 21 (size 16 bundles) Key Permission (13,25,52)
  1096. ENTRY(key_permission)
  1097. DBG_FAULT(21)
  1098. mov r16=cr.ifa
  1099. rsm psr.dt
  1100. mov r31=pr
  1101. ;;
  1102. srlz.d
  1103. br.sptk.many page_fault
  1104. END(key_permission)
  1105. .org ia64_ivt+0x5200
  1106. /////////////////////////////////////////////////////////////////////////////////////////
  1107. // 0x5200 Entry 22 (size 16 bundles) Instruction Access Rights (26)
  1108. ENTRY(iaccess_rights)
  1109. DBG_FAULT(22)
  1110. mov r16=cr.ifa
  1111. rsm psr.dt
  1112. mov r31=pr
  1113. ;;
  1114. srlz.d
  1115. br.sptk.many page_fault
  1116. END(iaccess_rights)
  1117. .org ia64_ivt+0x5300
  1118. /////////////////////////////////////////////////////////////////////////////////////////
  1119. // 0x5300 Entry 23 (size 16 bundles) Data Access Rights (14,53)
  1120. ENTRY(daccess_rights)
  1121. DBG_FAULT(23)
  1122. mov r16=cr.ifa
  1123. rsm psr.dt
  1124. mov r31=pr
  1125. ;;
  1126. srlz.d
  1127. br.sptk.many page_fault
  1128. END(daccess_rights)
  1129. .org ia64_ivt+0x5400
  1130. /////////////////////////////////////////////////////////////////////////////////////////
  1131. // 0x5400 Entry 24 (size 16 bundles) General Exception (5,32,34,36,38,39)
  1132. ENTRY(general_exception)
  1133. DBG_FAULT(24)
  1134. mov r16=cr.isr
  1135. mov r31=pr
  1136. ;;
  1137. cmp4.eq p6,p0=0,r16
  1138. (p6) br.sptk.many dispatch_illegal_op_fault
  1139. ;;
  1140. mov r19=24 // fault number
  1141. br.sptk.many dispatch_to_fault_handler
  1142. END(general_exception)
  1143. .org ia64_ivt+0x5500
  1144. /////////////////////////////////////////////////////////////////////////////////////////
  1145. // 0x5500 Entry 25 (size 16 bundles) Disabled FP-Register (35)
  1146. ENTRY(disabled_fp_reg)
  1147. DBG_FAULT(25)
  1148. rsm psr.dfh // ensure we can access fph
  1149. ;;
  1150. srlz.d
  1151. mov r31=pr
  1152. mov r19=25
  1153. br.sptk.many dispatch_to_fault_handler
  1154. END(disabled_fp_reg)
  1155. .org ia64_ivt+0x5600
  1156. /////////////////////////////////////////////////////////////////////////////////////////
  1157. // 0x5600 Entry 26 (size 16 bundles) Nat Consumption (11,23,37,50)
  1158. ENTRY(nat_consumption)
  1159. DBG_FAULT(26)
  1160. mov r16=cr.ipsr
  1161. mov r17=cr.isr
  1162. mov r31=pr // save PR
  1163. ;;
  1164. and r18=0xf,r17 // r18 = cr.ipsr.code{3:0}
  1165. tbit.z p6,p0=r17,IA64_ISR_NA_BIT
  1166. ;;
  1167. cmp.ne.or p6,p0=IA64_ISR_CODE_LFETCH,r18
  1168. dep r16=-1,r16,IA64_PSR_ED_BIT,1
  1169. (p6) br.cond.spnt 1f // branch if (cr.ispr.na == 0 || cr.ipsr.code{3:0} != LFETCH)
  1170. ;;
  1171. mov cr.ipsr=r16 // set cr.ipsr.na
  1172. mov pr=r31,-1
  1173. ;;
  1174. rfi
  1175. 1: mov pr=r31,-1
  1176. ;;
  1177. FAULT(26)
  1178. END(nat_consumption)
  1179. .org ia64_ivt+0x5700
  1180. /////////////////////////////////////////////////////////////////////////////////////////
  1181. // 0x5700 Entry 27 (size 16 bundles) Speculation (40)
  1182. ENTRY(speculation_vector)
  1183. DBG_FAULT(27)
  1184. /*
  1185. * A [f]chk.[as] instruction needs to take the branch to the recovery code but
  1186. * this part of the architecture is not implemented in hardware on some CPUs, such
  1187. * as Itanium. Thus, in general we need to emulate the behavior. IIM contains
  1188. * the relative target (not yet sign extended). So after sign extending it we
  1189. * simply add it to IIP. We also need to reset the EI field of the IPSR to zero,
  1190. * i.e., the slot to restart into.
  1191. *
  1192. * cr.imm contains zero_ext(imm21)
  1193. */
  1194. mov r18=cr.iim
  1195. ;;
  1196. mov r17=cr.iip
  1197. shl r18=r18,43 // put sign bit in position (43=64-21)
  1198. ;;
  1199. mov r16=cr.ipsr
  1200. shr r18=r18,39 // sign extend (39=43-4)
  1201. ;;
  1202. add r17=r17,r18 // now add the offset
  1203. ;;
  1204. mov cr.iip=r17
  1205. dep r16=0,r16,41,2 // clear EI
  1206. ;;
  1207. mov cr.ipsr=r16
  1208. ;;
  1209. rfi // and go back
  1210. END(speculation_vector)
  1211. .org ia64_ivt+0x5800
  1212. /////////////////////////////////////////////////////////////////////////////////////////
  1213. // 0x5800 Entry 28 (size 16 bundles) Reserved
  1214. DBG_FAULT(28)
  1215. FAULT(28)
  1216. .org ia64_ivt+0x5900
  1217. /////////////////////////////////////////////////////////////////////////////////////////
  1218. // 0x5900 Entry 29 (size 16 bundles) Debug (16,28,56)
  1219. ENTRY(debug_vector)
  1220. DBG_FAULT(29)
  1221. FAULT(29)
  1222. END(debug_vector)
  1223. .org ia64_ivt+0x5a00
  1224. /////////////////////////////////////////////////////////////////////////////////////////
  1225. // 0x5a00 Entry 30 (size 16 bundles) Unaligned Reference (57)
  1226. ENTRY(unaligned_access)
  1227. DBG_FAULT(30)
  1228. mov r16=cr.ipsr
  1229. mov r31=pr // prepare to save predicates
  1230. ;;
  1231. br.sptk.many dispatch_unaligned_handler
  1232. END(unaligned_access)
  1233. .org ia64_ivt+0x5b00
  1234. /////////////////////////////////////////////////////////////////////////////////////////
  1235. // 0x5b00 Entry 31 (size 16 bundles) Unsupported Data Reference (57)
  1236. ENTRY(unsupported_data_reference)
  1237. DBG_FAULT(31)
  1238. FAULT(31)
  1239. END(unsupported_data_reference)
  1240. .org ia64_ivt+0x5c00
  1241. /////////////////////////////////////////////////////////////////////////////////////////
  1242. // 0x5c00 Entry 32 (size 16 bundles) Floating-Point Fault (64)
  1243. ENTRY(floating_point_fault)
  1244. DBG_FAULT(32)
  1245. FAULT(32)
  1246. END(floating_point_fault)
  1247. .org ia64_ivt+0x5d00
  1248. /////////////////////////////////////////////////////////////////////////////////////////
  1249. // 0x5d00 Entry 33 (size 16 bundles) Floating Point Trap (66)
  1250. ENTRY(floating_point_trap)
  1251. DBG_FAULT(33)
  1252. FAULT(33)
  1253. END(floating_point_trap)
  1254. .org ia64_ivt+0x5e00
  1255. /////////////////////////////////////////////////////////////////////////////////////////
  1256. // 0x5e00 Entry 34 (size 16 bundles) Lower Privilege Transfer Trap (66)
  1257. ENTRY(lower_privilege_trap)
  1258. DBG_FAULT(34)
  1259. FAULT(34)
  1260. END(lower_privilege_trap)
  1261. .org ia64_ivt+0x5f00
  1262. /////////////////////////////////////////////////////////////////////////////////////////
  1263. // 0x5f00 Entry 35 (size 16 bundles) Taken Branch Trap (68)
  1264. ENTRY(taken_branch_trap)
  1265. DBG_FAULT(35)
  1266. FAULT(35)
  1267. END(taken_branch_trap)
  1268. .org ia64_ivt+0x6000
  1269. /////////////////////////////////////////////////////////////////////////////////////////
  1270. // 0x6000 Entry 36 (size 16 bundles) Single Step Trap (69)
  1271. ENTRY(single_step_trap)
  1272. DBG_FAULT(36)
  1273. FAULT(36)
  1274. END(single_step_trap)
  1275. .org ia64_ivt+0x6100
  1276. /////////////////////////////////////////////////////////////////////////////////////////
  1277. // 0x6100 Entry 37 (size 16 bundles) Reserved
  1278. DBG_FAULT(37)
  1279. FAULT(37)
  1280. .org ia64_ivt+0x6200
  1281. /////////////////////////////////////////////////////////////////////////////////////////
  1282. // 0x6200 Entry 38 (size 16 bundles) Reserved
  1283. DBG_FAULT(38)
  1284. FAULT(38)
  1285. .org ia64_ivt+0x6300
  1286. /////////////////////////////////////////////////////////////////////////////////////////
  1287. // 0x6300 Entry 39 (size 16 bundles) Reserved
  1288. DBG_FAULT(39)
  1289. FAULT(39)
  1290. .org ia64_ivt+0x6400
  1291. /////////////////////////////////////////////////////////////////////////////////////////
  1292. // 0x6400 Entry 40 (size 16 bundles) Reserved
  1293. DBG_FAULT(40)
  1294. FAULT(40)
  1295. .org ia64_ivt+0x6500
  1296. /////////////////////////////////////////////////////////////////////////////////////////
  1297. // 0x6500 Entry 41 (size 16 bundles) Reserved
  1298. DBG_FAULT(41)
  1299. FAULT(41)
  1300. .org ia64_ivt+0x6600
  1301. /////////////////////////////////////////////////////////////////////////////////////////
  1302. // 0x6600 Entry 42 (size 16 bundles) Reserved
  1303. DBG_FAULT(42)
  1304. FAULT(42)
  1305. .org ia64_ivt+0x6700
  1306. /////////////////////////////////////////////////////////////////////////////////////////
  1307. // 0x6700 Entry 43 (size 16 bundles) Reserved
  1308. DBG_FAULT(43)
  1309. FAULT(43)
  1310. .org ia64_ivt+0x6800
  1311. /////////////////////////////////////////////////////////////////////////////////////////
  1312. // 0x6800 Entry 44 (size 16 bundles) Reserved
  1313. DBG_FAULT(44)
  1314. FAULT(44)
  1315. .org ia64_ivt+0x6900
  1316. /////////////////////////////////////////////////////////////////////////////////////////
  1317. // 0x6900 Entry 45 (size 16 bundles) IA-32 Exeception (17,18,29,41,42,43,44,58,60,61,62,72,73,75,76,77)
  1318. ENTRY(ia32_exception)
  1319. DBG_FAULT(45)
  1320. FAULT(45)
  1321. END(ia32_exception)
  1322. .org ia64_ivt+0x6a00
  1323. /////////////////////////////////////////////////////////////////////////////////////////
  1324. // 0x6a00 Entry 46 (size 16 bundles) IA-32 Intercept (30,31,59,70,71)
  1325. ENTRY(ia32_intercept)
  1326. DBG_FAULT(46)
  1327. #ifdef CONFIG_IA32_SUPPORT
  1328. mov r31=pr
  1329. mov r16=cr.isr
  1330. ;;
  1331. extr.u r17=r16,16,8 // get ISR.code
  1332. mov r18=ar.eflag
  1333. mov r19=cr.iim // old eflag value
  1334. ;;
  1335. cmp.ne p6,p0=2,r17
  1336. (p6) br.cond.spnt 1f // not a system flag fault
  1337. xor r16=r18,r19
  1338. ;;
  1339. extr.u r17=r16,18,1 // get the eflags.ac bit
  1340. ;;
  1341. cmp.eq p6,p0=0,r17
  1342. (p6) br.cond.spnt 1f // eflags.ac bit didn't change
  1343. ;;
  1344. mov pr=r31,-1 // restore predicate registers
  1345. rfi
  1346. 1:
  1347. #endif // CONFIG_IA32_SUPPORT
  1348. FAULT(46)
  1349. END(ia32_intercept)
  1350. .org ia64_ivt+0x6b00
  1351. /////////////////////////////////////////////////////////////////////////////////////////
  1352. // 0x6b00 Entry 47 (size 16 bundles) IA-32 Interrupt (74)
  1353. ENTRY(ia32_interrupt)
  1354. DBG_FAULT(47)
  1355. #ifdef CONFIG_IA32_SUPPORT
  1356. mov r31=pr
  1357. br.sptk.many dispatch_to_ia32_handler
  1358. #else
  1359. FAULT(47)
  1360. #endif
  1361. END(ia32_interrupt)
  1362. .org ia64_ivt+0x6c00
  1363. /////////////////////////////////////////////////////////////////////////////////////////
  1364. // 0x6c00 Entry 48 (size 16 bundles) Reserved
  1365. DBG_FAULT(48)
  1366. FAULT(48)
  1367. .org ia64_ivt+0x6d00
  1368. /////////////////////////////////////////////////////////////////////////////////////////
  1369. // 0x6d00 Entry 49 (size 16 bundles) Reserved
  1370. DBG_FAULT(49)
  1371. FAULT(49)
  1372. .org ia64_ivt+0x6e00
  1373. /////////////////////////////////////////////////////////////////////////////////////////
  1374. // 0x6e00 Entry 50 (size 16 bundles) Reserved
  1375. DBG_FAULT(50)
  1376. FAULT(50)
  1377. .org ia64_ivt+0x6f00
  1378. /////////////////////////////////////////////////////////////////////////////////////////
  1379. // 0x6f00 Entry 51 (size 16 bundles) Reserved
  1380. DBG_FAULT(51)
  1381. FAULT(51)
  1382. .org ia64_ivt+0x7000
  1383. /////////////////////////////////////////////////////////////////////////////////////////
  1384. // 0x7000 Entry 52 (size 16 bundles) Reserved
  1385. DBG_FAULT(52)
  1386. FAULT(52)
  1387. .org ia64_ivt+0x7100
  1388. /////////////////////////////////////////////////////////////////////////////////////////
  1389. // 0x7100 Entry 53 (size 16 bundles) Reserved
  1390. DBG_FAULT(53)
  1391. FAULT(53)
  1392. .org ia64_ivt+0x7200
  1393. /////////////////////////////////////////////////////////////////////////////////////////
  1394. // 0x7200 Entry 54 (size 16 bundles) Reserved
  1395. DBG_FAULT(54)
  1396. FAULT(54)
  1397. .org ia64_ivt+0x7300
  1398. /////////////////////////////////////////////////////////////////////////////////////////
  1399. // 0x7300 Entry 55 (size 16 bundles) Reserved
  1400. DBG_FAULT(55)
  1401. FAULT(55)
  1402. .org ia64_ivt+0x7400
  1403. /////////////////////////////////////////////////////////////////////////////////////////
  1404. // 0x7400 Entry 56 (size 16 bundles) Reserved
  1405. DBG_FAULT(56)
  1406. FAULT(56)
  1407. .org ia64_ivt+0x7500
  1408. /////////////////////////////////////////////////////////////////////////////////////////
  1409. // 0x7500 Entry 57 (size 16 bundles) Reserved
  1410. DBG_FAULT(57)
  1411. FAULT(57)
  1412. .org ia64_ivt+0x7600
  1413. /////////////////////////////////////////////////////////////////////////////////////////
  1414. // 0x7600 Entry 58 (size 16 bundles) Reserved
  1415. DBG_FAULT(58)
  1416. FAULT(58)
  1417. .org ia64_ivt+0x7700
  1418. /////////////////////////////////////////////////////////////////////////////////////////
  1419. // 0x7700 Entry 59 (size 16 bundles) Reserved
  1420. DBG_FAULT(59)
  1421. FAULT(59)
  1422. .org ia64_ivt+0x7800
  1423. /////////////////////////////////////////////////////////////////////////////////////////
  1424. // 0x7800 Entry 60 (size 16 bundles) Reserved
  1425. DBG_FAULT(60)
  1426. FAULT(60)
  1427. .org ia64_ivt+0x7900
  1428. /////////////////////////////////////////////////////////////////////////////////////////
  1429. // 0x7900 Entry 61 (size 16 bundles) Reserved
  1430. DBG_FAULT(61)
  1431. FAULT(61)
  1432. .org ia64_ivt+0x7a00
  1433. /////////////////////////////////////////////////////////////////////////////////////////
  1434. // 0x7a00 Entry 62 (size 16 bundles) Reserved
  1435. DBG_FAULT(62)
  1436. FAULT(62)
  1437. .org ia64_ivt+0x7b00
  1438. /////////////////////////////////////////////////////////////////////////////////////////
  1439. // 0x7b00 Entry 63 (size 16 bundles) Reserved
  1440. DBG_FAULT(63)
  1441. FAULT(63)
  1442. .org ia64_ivt+0x7c00
  1443. /////////////////////////////////////////////////////////////////////////////////////////
  1444. // 0x7c00 Entry 64 (size 16 bundles) Reserved
  1445. DBG_FAULT(64)
  1446. FAULT(64)
  1447. .org ia64_ivt+0x7d00
  1448. /////////////////////////////////////////////////////////////////////////////////////////
  1449. // 0x7d00 Entry 65 (size 16 bundles) Reserved
  1450. DBG_FAULT(65)
  1451. FAULT(65)
  1452. .org ia64_ivt+0x7e00
  1453. /////////////////////////////////////////////////////////////////////////////////////////
  1454. // 0x7e00 Entry 66 (size 16 bundles) Reserved
  1455. DBG_FAULT(66)
  1456. FAULT(66)
  1457. .org ia64_ivt+0x7f00
  1458. /////////////////////////////////////////////////////////////////////////////////////////
  1459. // 0x7f00 Entry 67 (size 16 bundles) Reserved
  1460. DBG_FAULT(67)
  1461. FAULT(67)
  1462. #ifdef CONFIG_IA32_SUPPORT
  1463. /*
  1464. * There is no particular reason for this code to be here, other than that
  1465. * there happens to be space here that would go unused otherwise. If this
  1466. * fault ever gets "unreserved", simply moved the following code to a more
  1467. * suitable spot...
  1468. */
  1469. // IA32 interrupt entry point
  1470. ENTRY(dispatch_to_ia32_handler)
  1471. SAVE_MIN
  1472. ;;
  1473. mov r14=cr.isr
  1474. ssm psr.ic | PSR_DEFAULT_BITS
  1475. ;;
  1476. srlz.i // guarantee that interruption collection is on
  1477. ;;
  1478. (p15) ssm psr.i
  1479. adds r3=8,r2 // Base pointer for SAVE_REST
  1480. ;;
  1481. SAVE_REST
  1482. ;;
  1483. mov r15=0x80
  1484. shr r14=r14,16 // Get interrupt number
  1485. ;;
  1486. cmp.ne p6,p0=r14,r15
  1487. (p6) br.call.dpnt.many b6=non_ia32_syscall
  1488. adds r14=IA64_PT_REGS_R8_OFFSET + 16,sp // 16 byte hole per SW conventions
  1489. adds r15=IA64_PT_REGS_R1_OFFSET + 16,sp
  1490. ;;
  1491. cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
  1492. ld8 r8=[r14] // get r8
  1493. ;;
  1494. st8 [r15]=r8 // save original EAX in r1 (IA32 procs don't use the GP)
  1495. ;;
  1496. alloc r15=ar.pfs,0,0,6,0 // must first in an insn group
  1497. ;;
  1498. ld4 r8=[r14],8 // r8 == eax (syscall number)
  1499. mov r15=IA32_NR_syscalls
  1500. ;;
  1501. cmp.ltu.unc p6,p7=r8,r15
  1502. ld4 out1=[r14],8 // r9 == ecx
  1503. ;;
  1504. ld4 out2=[r14],8 // r10 == edx
  1505. ;;
  1506. ld4 out0=[r14] // r11 == ebx
  1507. adds r14=(IA64_PT_REGS_R13_OFFSET) + 16,sp
  1508. ;;
  1509. ld4 out5=[r14],PT(R14)-PT(R13) // r13 == ebp
  1510. ;;
  1511. ld4 out3=[r14],PT(R15)-PT(R14) // r14 == esi
  1512. adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
  1513. ;;
  1514. ld4 out4=[r14] // r15 == edi
  1515. movl r16=ia32_syscall_table
  1516. ;;
  1517. (p6) shladd r16=r8,3,r16 // force ni_syscall if not valid syscall number
  1518. ld4 r2=[r2] // r2 = current_thread_info()->flags
  1519. ;;
  1520. ld8 r16=[r16]
  1521. and r2=_TIF_SYSCALL_TRACEAUDIT,r2 // mask trace or audit
  1522. ;;
  1523. mov b6=r16
  1524. movl r15=ia32_ret_from_syscall
  1525. cmp.eq p8,p0=r2,r0
  1526. ;;
  1527. mov rp=r15
  1528. (p8) br.call.sptk.many b6=b6
  1529. br.cond.sptk ia32_trace_syscall
  1530. non_ia32_syscall:
  1531. alloc r15=ar.pfs,0,0,2,0
  1532. mov out0=r14 // interrupt #
  1533. add out1=16,sp // pointer to pt_regs
  1534. ;; // avoid WAW on CFM
  1535. br.call.sptk.many rp=ia32_bad_interrupt
  1536. .ret1: movl r15=ia64_leave_kernel
  1537. ;;
  1538. mov rp=r15
  1539. br.ret.sptk.many rp
  1540. END(dispatch_to_ia32_handler)
  1541. #endif /* CONFIG_IA32_SUPPORT */