gate.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * This file contains the code that gets mapped at the upper end of each task's text
  3. * region. For now, it contains the signal trampoline code only.
  4. *
  5. * Copyright (C) 1999-2003 Hewlett-Packard Co
  6. * David Mosberger-Tang <davidm@hpl.hp.com>
  7. */
  8. #include <linux/config.h>
  9. #include <asm/asmmacro.h>
  10. #include <asm/errno.h>
  11. #include <asm/offsets.h>
  12. #include <asm/sigcontext.h>
  13. #include <asm/system.h>
  14. #include <asm/unistd.h>
  15. /*
  16. * We can't easily refer to symbols inside the kernel. To avoid full runtime relocation,
  17. * complications with the linker (which likes to create PLT stubs for branches
  18. * to targets outside the shared object) and to avoid multi-phase kernel builds, we
  19. * simply create minimalistic "patch lists" in special ELF sections.
  20. */
  21. .section ".data.patch.fsyscall_table", "a"
  22. .previous
  23. #define LOAD_FSYSCALL_TABLE(reg) \
  24. [1:] movl reg=0; \
  25. .xdata4 ".data.patch.fsyscall_table", 1b-.
  26. .section ".data.patch.brl_fsys_bubble_down", "a"
  27. .previous
  28. #define BRL_COND_FSYS_BUBBLE_DOWN(pr) \
  29. [1:](pr)brl.cond.sptk 0; \
  30. .xdata4 ".data.patch.brl_fsys_bubble_down", 1b-.
  31. GLOBAL_ENTRY(__kernel_syscall_via_break)
  32. .prologue
  33. .altrp b6
  34. .body
  35. /*
  36. * Note: for (fast) syscall restart to work, the break instruction must be
  37. * the first one in the bundle addressed by syscall_via_break.
  38. */
  39. { .mib
  40. break 0x100000
  41. nop.i 0
  42. br.ret.sptk.many b6
  43. }
  44. END(__kernel_syscall_via_break)
  45. /*
  46. * On entry:
  47. * r11 = saved ar.pfs
  48. * r15 = system call #
  49. * b0 = saved return address
  50. * b6 = return address
  51. * On exit:
  52. * r11 = saved ar.pfs
  53. * r15 = system call #
  54. * b0 = saved return address
  55. * all other "scratch" registers: undefined
  56. * all "preserved" registers: same as on entry
  57. */
  58. GLOBAL_ENTRY(__kernel_syscall_via_epc)
  59. .prologue
  60. .altrp b6
  61. .body
  62. {
  63. /*
  64. * Note: the kernel cannot assume that the first two instructions in this
  65. * bundle get executed. The remaining code must be safe even if
  66. * they do not get executed.
  67. */
  68. adds r17=-1024,r15 // A
  69. mov r10=0 // A default to successful syscall execution
  70. epc // B causes split-issue
  71. }
  72. ;;
  73. rsm psr.be | psr.i // M2 (5 cyc to srlz.d)
  74. LOAD_FSYSCALL_TABLE(r14) // X
  75. ;;
  76. mov r16=IA64_KR(CURRENT) // M2 (12 cyc)
  77. shladd r18=r17,3,r14 // A
  78. mov r19=NR_syscalls-1 // A
  79. ;;
  80. lfetch [r18] // M0|1
  81. mov r29=psr // M2 (12 cyc)
  82. // If r17 is a NaT, p6 will be zero
  83. cmp.geu p6,p7=r19,r17 // A (sysnr > 0 && sysnr < 1024+NR_syscalls)?
  84. ;;
  85. mov r21=ar.fpsr // M2 (12 cyc)
  86. tnat.nz p10,p9=r15 // I0
  87. mov.i r26=ar.pfs // I0 (would stall anyhow due to srlz.d...)
  88. ;;
  89. srlz.d // M0 (forces split-issue) ensure PSR.BE==0
  90. (p6) ld8 r18=[r18] // M0|1
  91. nop.i 0
  92. ;;
  93. nop.m 0
  94. (p6) tbit.z.unc p8,p0=r18,0 // I0 (dual-issues with "mov b7=r18"!)
  95. nop.i 0
  96. ;;
  97. (p8) ssm psr.i
  98. (p6) mov b7=r18 // I0
  99. (p8) br.dptk.many b7 // B
  100. mov r27=ar.rsc // M2 (12 cyc)
  101. /*
  102. * brl.cond doesn't work as intended because the linker would convert this branch
  103. * into a branch to a PLT. Perhaps there will be a way to avoid this with some
  104. * future version of the linker. In the meantime, we just use an indirect branch
  105. * instead.
  106. */
  107. #ifdef CONFIG_ITANIUM
  108. (p6) add r14=-8,r14 // r14 <- addr of fsys_bubble_down entry
  109. ;;
  110. (p6) ld8 r14=[r14] // r14 <- fsys_bubble_down
  111. ;;
  112. (p6) mov b7=r14
  113. (p6) br.sptk.many b7
  114. #else
  115. BRL_COND_FSYS_BUBBLE_DOWN(p6)
  116. #endif
  117. ssm psr.i
  118. mov r10=-1
  119. (p10) mov r8=EINVAL
  120. (p9) mov r8=ENOSYS
  121. FSYS_RETURN
  122. END(__kernel_syscall_via_epc)
  123. # define ARG0_OFF (16 + IA64_SIGFRAME_ARG0_OFFSET)
  124. # define ARG1_OFF (16 + IA64_SIGFRAME_ARG1_OFFSET)
  125. # define ARG2_OFF (16 + IA64_SIGFRAME_ARG2_OFFSET)
  126. # define SIGHANDLER_OFF (16 + IA64_SIGFRAME_HANDLER_OFFSET)
  127. # define SIGCONTEXT_OFF (16 + IA64_SIGFRAME_SIGCONTEXT_OFFSET)
  128. # define FLAGS_OFF IA64_SIGCONTEXT_FLAGS_OFFSET
  129. # define CFM_OFF IA64_SIGCONTEXT_CFM_OFFSET
  130. # define FR6_OFF IA64_SIGCONTEXT_FR6_OFFSET
  131. # define BSP_OFF IA64_SIGCONTEXT_AR_BSP_OFFSET
  132. # define RNAT_OFF IA64_SIGCONTEXT_AR_RNAT_OFFSET
  133. # define UNAT_OFF IA64_SIGCONTEXT_AR_UNAT_OFFSET
  134. # define FPSR_OFF IA64_SIGCONTEXT_AR_FPSR_OFFSET
  135. # define PR_OFF IA64_SIGCONTEXT_PR_OFFSET
  136. # define RP_OFF IA64_SIGCONTEXT_IP_OFFSET
  137. # define SP_OFF IA64_SIGCONTEXT_R12_OFFSET
  138. # define RBS_BASE_OFF IA64_SIGCONTEXT_RBS_BASE_OFFSET
  139. # define LOADRS_OFF IA64_SIGCONTEXT_LOADRS_OFFSET
  140. # define base0 r2
  141. # define base1 r3
  142. /*
  143. * When we get here, the memory stack looks like this:
  144. *
  145. * +===============================+
  146. * | |
  147. * // struct sigframe //
  148. * | |
  149. * +-------------------------------+ <-- sp+16
  150. * | 16 byte of scratch |
  151. * | space |
  152. * +-------------------------------+ <-- sp
  153. *
  154. * The register stack looks _exactly_ the way it looked at the time the signal
  155. * occurred. In other words, we're treading on a potential mine-field: each
  156. * incoming general register may be a NaT value (including sp, in which case the
  157. * process ends up dying with a SIGSEGV).
  158. *
  159. * The first thing need to do is a cover to get the registers onto the backing
  160. * store. Once that is done, we invoke the signal handler which may modify some
  161. * of the machine state. After returning from the signal handler, we return
  162. * control to the previous context by executing a sigreturn system call. A signal
  163. * handler may call the rt_sigreturn() function to directly return to a given
  164. * sigcontext. However, the user-level sigreturn() needs to do much more than
  165. * calling the rt_sigreturn() system call as it needs to unwind the stack to
  166. * restore preserved registers that may have been saved on the signal handler's
  167. * call stack.
  168. */
  169. #define SIGTRAMP_SAVES \
  170. .unwabi 3, 's'; /* mark this as a sigtramp handler (saves scratch regs) */ \
  171. .unwabi @svr4, 's'; /* backwards compatibility with old unwinders (remove in v2.7) */ \
  172. .savesp ar.unat, UNAT_OFF+SIGCONTEXT_OFF; \
  173. .savesp ar.fpsr, FPSR_OFF+SIGCONTEXT_OFF; \
  174. .savesp pr, PR_OFF+SIGCONTEXT_OFF; \
  175. .savesp rp, RP_OFF+SIGCONTEXT_OFF; \
  176. .savesp ar.pfs, CFM_OFF+SIGCONTEXT_OFF; \
  177. .vframesp SP_OFF+SIGCONTEXT_OFF
  178. GLOBAL_ENTRY(__kernel_sigtramp)
  179. // describe the state that is active when we get here:
  180. .prologue
  181. SIGTRAMP_SAVES
  182. .body
  183. .label_state 1
  184. adds base0=SIGHANDLER_OFF,sp
  185. adds base1=RBS_BASE_OFF+SIGCONTEXT_OFF,sp
  186. br.call.sptk.many rp=1f
  187. 1:
  188. ld8 r17=[base0],(ARG0_OFF-SIGHANDLER_OFF) // get pointer to signal handler's plabel
  189. ld8 r15=[base1] // get address of new RBS base (or NULL)
  190. cover // push args in interrupted frame onto backing store
  191. ;;
  192. cmp.ne p1,p0=r15,r0 // do we need to switch rbs? (note: pr is saved by kernel)
  193. mov.m r9=ar.bsp // fetch ar.bsp
  194. .spillsp.p p1, ar.rnat, RNAT_OFF+SIGCONTEXT_OFF
  195. (p1) br.cond.spnt setup_rbs // yup -> (clobbers p8, r14-r16, and r18-r20)
  196. back_from_setup_rbs:
  197. alloc r8=ar.pfs,0,0,3,0
  198. ld8 out0=[base0],16 // load arg0 (signum)
  199. adds base1=(ARG1_OFF-(RBS_BASE_OFF+SIGCONTEXT_OFF)),base1
  200. ;;
  201. ld8 out1=[base1] // load arg1 (siginfop)
  202. ld8 r10=[r17],8 // get signal handler entry point
  203. ;;
  204. ld8 out2=[base0] // load arg2 (sigcontextp)
  205. ld8 gp=[r17] // get signal handler's global pointer
  206. adds base0=(BSP_OFF+SIGCONTEXT_OFF),sp
  207. ;;
  208. .spillsp ar.bsp, BSP_OFF+SIGCONTEXT_OFF
  209. st8 [base0]=r9 // save sc_ar_bsp
  210. adds base0=(FR6_OFF+SIGCONTEXT_OFF),sp
  211. adds base1=(FR6_OFF+16+SIGCONTEXT_OFF),sp
  212. ;;
  213. stf.spill [base0]=f6,32
  214. stf.spill [base1]=f7,32
  215. ;;
  216. stf.spill [base0]=f8,32
  217. stf.spill [base1]=f9,32
  218. mov b6=r10
  219. ;;
  220. stf.spill [base0]=f10,32
  221. stf.spill [base1]=f11,32
  222. ;;
  223. stf.spill [base0]=f12,32
  224. stf.spill [base1]=f13,32
  225. ;;
  226. stf.spill [base0]=f14,32
  227. stf.spill [base1]=f15,32
  228. br.call.sptk.many rp=b6 // call the signal handler
  229. .ret0: adds base0=(BSP_OFF+SIGCONTEXT_OFF),sp
  230. ;;
  231. ld8 r15=[base0] // fetch sc_ar_bsp
  232. mov r14=ar.bsp
  233. ;;
  234. cmp.ne p1,p0=r14,r15 // do we need to restore the rbs?
  235. (p1) br.cond.spnt restore_rbs // yup -> (clobbers r14-r18, f6 & f7)
  236. ;;
  237. back_from_restore_rbs:
  238. adds base0=(FR6_OFF+SIGCONTEXT_OFF),sp
  239. adds base1=(FR6_OFF+16+SIGCONTEXT_OFF),sp
  240. ;;
  241. ldf.fill f6=[base0],32
  242. ldf.fill f7=[base1],32
  243. ;;
  244. ldf.fill f8=[base0],32
  245. ldf.fill f9=[base1],32
  246. ;;
  247. ldf.fill f10=[base0],32
  248. ldf.fill f11=[base1],32
  249. ;;
  250. ldf.fill f12=[base0],32
  251. ldf.fill f13=[base1],32
  252. ;;
  253. ldf.fill f14=[base0],32
  254. ldf.fill f15=[base1],32
  255. mov r15=__NR_rt_sigreturn
  256. .restore sp // pop .prologue
  257. break __BREAK_SYSCALL
  258. .prologue
  259. SIGTRAMP_SAVES
  260. setup_rbs:
  261. mov ar.rsc=0 // put RSE into enforced lazy mode
  262. ;;
  263. .save ar.rnat, r19
  264. mov r19=ar.rnat // save RNaT before switching backing store area
  265. adds r14=(RNAT_OFF+SIGCONTEXT_OFF),sp
  266. mov r18=ar.bspstore
  267. mov ar.bspstore=r15 // switch over to new register backing store area
  268. ;;
  269. .spillsp ar.rnat, RNAT_OFF+SIGCONTEXT_OFF
  270. st8 [r14]=r19 // save sc_ar_rnat
  271. .body
  272. mov.m r16=ar.bsp // sc_loadrs <- (new bsp - new bspstore) << 16
  273. adds r14=(LOADRS_OFF+SIGCONTEXT_OFF),sp
  274. ;;
  275. invala
  276. sub r15=r16,r15
  277. extr.u r20=r18,3,6
  278. ;;
  279. mov ar.rsc=0xf // set RSE into eager mode, pl 3
  280. cmp.eq p8,p0=63,r20
  281. shl r15=r15,16
  282. ;;
  283. st8 [r14]=r15 // save sc_loadrs
  284. (p8) st8 [r18]=r19 // if bspstore points at RNaT slot, store RNaT there now
  285. .restore sp // pop .prologue
  286. br.cond.sptk back_from_setup_rbs
  287. .prologue
  288. SIGTRAMP_SAVES
  289. .spillsp ar.rnat, RNAT_OFF+SIGCONTEXT_OFF
  290. .body
  291. restore_rbs:
  292. // On input:
  293. // r14 = bsp1 (bsp at the time of return from signal handler)
  294. // r15 = bsp0 (bsp at the time the signal occurred)
  295. //
  296. // Here, we need to calculate bspstore0, the value that ar.bspstore needs
  297. // to be set to, based on bsp0 and the size of the dirty partition on
  298. // the alternate stack (sc_loadrs >> 16). This can be done with the
  299. // following algorithm:
  300. //
  301. // bspstore0 = rse_skip_regs(bsp0, -rse_num_regs(bsp1 - (loadrs >> 19), bsp1));
  302. //
  303. // This is what the code below does.
  304. //
  305. alloc r2=ar.pfs,0,0,0,0 // alloc null frame
  306. adds r16=(LOADRS_OFF+SIGCONTEXT_OFF),sp
  307. adds r18=(RNAT_OFF+SIGCONTEXT_OFF),sp
  308. ;;
  309. ld8 r17=[r16]
  310. ld8 r16=[r18] // get new rnat
  311. extr.u r18=r15,3,6 // r18 <- rse_slot_num(bsp0)
  312. ;;
  313. mov ar.rsc=r17 // put RSE into enforced lazy mode
  314. shr.u r17=r17,16
  315. ;;
  316. sub r14=r14,r17 // r14 (bspstore1) <- bsp1 - (sc_loadrs >> 16)
  317. shr.u r17=r17,3 // r17 <- (sc_loadrs >> 19)
  318. ;;
  319. loadrs // restore dirty partition
  320. extr.u r14=r14,3,6 // r14 <- rse_slot_num(bspstore1)
  321. ;;
  322. add r14=r14,r17 // r14 <- rse_slot_num(bspstore1) + (sc_loadrs >> 19)
  323. ;;
  324. shr.u r14=r14,6 // r14 <- (rse_slot_num(bspstore1) + (sc_loadrs >> 19))/0x40
  325. ;;
  326. sub r14=r14,r17 // r14 <- -rse_num_regs(bspstore1, bsp1)
  327. movl r17=0x8208208208208209
  328. ;;
  329. add r18=r18,r14 // r18 (delta) <- rse_slot_num(bsp0) - rse_num_regs(bspstore1,bsp1)
  330. setf.sig f7=r17
  331. cmp.lt p7,p0=r14,r0 // p7 <- (r14 < 0)?
  332. ;;
  333. (p7) adds r18=-62,r18 // delta -= 62
  334. ;;
  335. setf.sig f6=r18
  336. ;;
  337. xmpy.h f6=f6,f7
  338. ;;
  339. getf.sig r17=f6
  340. ;;
  341. add r17=r17,r18
  342. shr r18=r18,63
  343. ;;
  344. shr r17=r17,5
  345. ;;
  346. sub r17=r17,r18 // r17 = delta/63
  347. ;;
  348. add r17=r14,r17 // r17 <- delta/63 - rse_num_regs(bspstore1, bsp1)
  349. ;;
  350. shladd r15=r17,3,r15 // r15 <- bsp0 + 8*(delta/63 - rse_num_regs(bspstore1, bsp1))
  351. ;;
  352. mov ar.bspstore=r15 // switch back to old register backing store area
  353. ;;
  354. mov ar.rnat=r16 // restore RNaT
  355. mov ar.rsc=0xf // (will be restored later on from sc_ar_rsc)
  356. // invala not necessary as that will happen when returning to user-mode
  357. br.cond.sptk back_from_restore_rbs
  358. END(__kernel_sigtramp)