entry.S 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581
  1. /*
  2. * ia64/kernel/entry.S
  3. *
  4. * Kernel entry points.
  5. *
  6. * Copyright (C) 1998-2003, 2005 Hewlett-Packard Co
  7. * David Mosberger-Tang <davidm@hpl.hp.com>
  8. * Copyright (C) 1999, 2002-2003
  9. * Asit Mallick <Asit.K.Mallick@intel.com>
  10. * Don Dugger <Don.Dugger@intel.com>
  11. * Suresh Siddha <suresh.b.siddha@intel.com>
  12. * Fenghua Yu <fenghua.yu@intel.com>
  13. * Copyright (C) 1999 VA Linux Systems
  14. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  15. */
  16. /*
  17. * ia64_switch_to now places correct virtual mapping in in TR2 for
  18. * kernel stack. This allows us to handle interrupts without changing
  19. * to physical mode.
  20. *
  21. * Jonathan Nicklin <nicklin@missioncriticallinux.com>
  22. * Patrick O'Rourke <orourke@missioncriticallinux.com>
  23. * 11/07/2000
  24. */
  25. /*
  26. * Global (preserved) predicate usage on syscall entry/exit path:
  27. *
  28. * pKStk: See entry.h.
  29. * pUStk: See entry.h.
  30. * pSys: See entry.h.
  31. * pNonSys: !pSys
  32. */
  33. #include <linux/config.h>
  34. #include <asm/asmmacro.h>
  35. #include <asm/cache.h>
  36. #include <asm/errno.h>
  37. #include <asm/kregs.h>
  38. #include <asm/offsets.h>
  39. #include <asm/pgtable.h>
  40. #include <asm/percpu.h>
  41. #include <asm/processor.h>
  42. #include <asm/thread_info.h>
  43. #include <asm/unistd.h>
  44. #include "minstate.h"
  45. /*
  46. * execve() is special because in case of success, we need to
  47. * setup a null register window frame.
  48. */
  49. ENTRY(ia64_execve)
  50. /*
  51. * Allocate 8 input registers since ptrace() may clobber them
  52. */
  53. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  54. alloc loc1=ar.pfs,8,2,4,0
  55. mov loc0=rp
  56. .body
  57. mov out0=in0 // filename
  58. ;; // stop bit between alloc and call
  59. mov out1=in1 // argv
  60. mov out2=in2 // envp
  61. add out3=16,sp // regs
  62. br.call.sptk.many rp=sys_execve
  63. .ret0:
  64. #ifdef CONFIG_IA32_SUPPORT
  65. /*
  66. * Check if we're returning to ia32 mode. If so, we need to restore ia32 registers
  67. * from pt_regs.
  68. */
  69. adds r16=PT(CR_IPSR)+16,sp
  70. ;;
  71. ld8 r16=[r16]
  72. #endif
  73. cmp4.ge p6,p7=r8,r0
  74. mov ar.pfs=loc1 // restore ar.pfs
  75. sxt4 r8=r8 // return 64-bit result
  76. ;;
  77. stf.spill [sp]=f0
  78. (p6) cmp.ne pKStk,pUStk=r0,r0 // a successful execve() lands us in user-mode...
  79. mov rp=loc0
  80. (p6) mov ar.pfs=r0 // clear ar.pfs on success
  81. (p7) br.ret.sptk.many rp
  82. /*
  83. * In theory, we'd have to zap this state only to prevent leaking of
  84. * security sensitive state (e.g., if current->mm->dumpable is zero). However,
  85. * this executes in less than 20 cycles even on Itanium, so it's not worth
  86. * optimizing for...).
  87. */
  88. mov ar.unat=0; mov ar.lc=0
  89. mov r4=0; mov f2=f0; mov b1=r0
  90. mov r5=0; mov f3=f0; mov b2=r0
  91. mov r6=0; mov f4=f0; mov b3=r0
  92. mov r7=0; mov f5=f0; mov b4=r0
  93. ldf.fill f12=[sp]; mov f13=f0; mov b5=r0
  94. ldf.fill f14=[sp]; ldf.fill f15=[sp]; mov f16=f0
  95. ldf.fill f17=[sp]; ldf.fill f18=[sp]; mov f19=f0
  96. ldf.fill f20=[sp]; ldf.fill f21=[sp]; mov f22=f0
  97. ldf.fill f23=[sp]; ldf.fill f24=[sp]; mov f25=f0
  98. ldf.fill f26=[sp]; ldf.fill f27=[sp]; mov f28=f0
  99. ldf.fill f29=[sp]; ldf.fill f30=[sp]; mov f31=f0
  100. #ifdef CONFIG_IA32_SUPPORT
  101. tbit.nz p6,p0=r16, IA64_PSR_IS_BIT
  102. movl loc0=ia64_ret_from_ia32_execve
  103. ;;
  104. (p6) mov rp=loc0
  105. #endif
  106. br.ret.sptk.many rp
  107. END(ia64_execve)
  108. /*
  109. * sys_clone2(u64 flags, u64 ustack_base, u64 ustack_size, u64 parent_tidptr, u64 child_tidptr,
  110. * u64 tls)
  111. */
  112. GLOBAL_ENTRY(sys_clone2)
  113. /*
  114. * Allocate 8 input registers since ptrace() may clobber them
  115. */
  116. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  117. alloc r16=ar.pfs,8,2,6,0
  118. DO_SAVE_SWITCH_STACK
  119. adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
  120. mov loc0=rp
  121. mov loc1=r16 // save ar.pfs across do_fork
  122. .body
  123. mov out1=in1
  124. mov out3=in2
  125. tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
  126. mov out4=in3 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
  127. ;;
  128. (p6) st8 [r2]=in5 // store TLS in r16 for copy_thread()
  129. mov out5=in4 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
  130. adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = &regs
  131. mov out0=in0 // out0 = clone_flags
  132. br.call.sptk.many rp=do_fork
  133. .ret1: .restore sp
  134. adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
  135. mov ar.pfs=loc1
  136. mov rp=loc0
  137. br.ret.sptk.many rp
  138. END(sys_clone2)
  139. /*
  140. * sys_clone(u64 flags, u64 ustack_base, u64 parent_tidptr, u64 child_tidptr, u64 tls)
  141. * Deprecated. Use sys_clone2() instead.
  142. */
  143. GLOBAL_ENTRY(sys_clone)
  144. /*
  145. * Allocate 8 input registers since ptrace() may clobber them
  146. */
  147. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  148. alloc r16=ar.pfs,8,2,6,0
  149. DO_SAVE_SWITCH_STACK
  150. adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
  151. mov loc0=rp
  152. mov loc1=r16 // save ar.pfs across do_fork
  153. .body
  154. mov out1=in1
  155. mov out3=16 // stacksize (compensates for 16-byte scratch area)
  156. tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
  157. mov out4=in2 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
  158. ;;
  159. (p6) st8 [r2]=in4 // store TLS in r13 (tp)
  160. mov out5=in3 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
  161. adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = &regs
  162. mov out0=in0 // out0 = clone_flags
  163. br.call.sptk.many rp=do_fork
  164. .ret2: .restore sp
  165. adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
  166. mov ar.pfs=loc1
  167. mov rp=loc0
  168. br.ret.sptk.many rp
  169. END(sys_clone)
  170. /*
  171. * prev_task <- ia64_switch_to(struct task_struct *next)
  172. * With Ingo's new scheduler, interrupts are disabled when this routine gets
  173. * called. The code starting at .map relies on this. The rest of the code
  174. * doesn't care about the interrupt masking status.
  175. */
  176. GLOBAL_ENTRY(ia64_switch_to)
  177. .prologue
  178. alloc r16=ar.pfs,1,0,0,0
  179. DO_SAVE_SWITCH_STACK
  180. .body
  181. adds r22=IA64_TASK_THREAD_KSP_OFFSET,r13
  182. movl r25=init_task
  183. mov r27=IA64_KR(CURRENT_STACK)
  184. adds r21=IA64_TASK_THREAD_KSP_OFFSET,in0
  185. dep r20=0,in0,61,3 // physical address of "next"
  186. ;;
  187. st8 [r22]=sp // save kernel stack pointer of old task
  188. shr.u r26=r20,IA64_GRANULE_SHIFT
  189. cmp.eq p7,p6=r25,in0
  190. ;;
  191. /*
  192. * If we've already mapped this task's page, we can skip doing it again.
  193. */
  194. (p6) cmp.eq p7,p6=r26,r27
  195. (p6) br.cond.dpnt .map
  196. ;;
  197. .done:
  198. ld8 sp=[r21] // load kernel stack pointer of new task
  199. mov IA64_KR(CURRENT)=in0 // update "current" application register
  200. mov r8=r13 // return pointer to previously running task
  201. mov r13=in0 // set "current" pointer
  202. ;;
  203. DO_LOAD_SWITCH_STACK
  204. #ifdef CONFIG_SMP
  205. sync.i // ensure "fc"s done by this CPU are visible on other CPUs
  206. #endif
  207. br.ret.sptk.many rp // boogie on out in new context
  208. .map:
  209. rsm psr.ic // interrupts (psr.i) are already disabled here
  210. movl r25=PAGE_KERNEL
  211. ;;
  212. srlz.d
  213. or r23=r25,r20 // construct PA | page properties
  214. mov r25=IA64_GRANULE_SHIFT<<2
  215. ;;
  216. mov cr.itir=r25
  217. mov cr.ifa=in0 // VA of next task...
  218. ;;
  219. mov r25=IA64_TR_CURRENT_STACK
  220. mov IA64_KR(CURRENT_STACK)=r26 // remember last page we mapped...
  221. ;;
  222. itr.d dtr[r25]=r23 // wire in new mapping...
  223. ssm psr.ic // reenable the psr.ic bit
  224. ;;
  225. srlz.d
  226. br.cond.sptk .done
  227. END(ia64_switch_to)
  228. /*
  229. * Note that interrupts are enabled during save_switch_stack and load_switch_stack. This
  230. * means that we may get an interrupt with "sp" pointing to the new kernel stack while
  231. * ar.bspstore is still pointing to the old kernel backing store area. Since ar.rsc,
  232. * ar.rnat, ar.bsp, and ar.bspstore are all preserved by interrupts, this is not a
  233. * problem. Also, we don't need to specify unwind information for preserved registers
  234. * that are not modified in save_switch_stack as the right unwind information is already
  235. * specified at the call-site of save_switch_stack.
  236. */
  237. /*
  238. * save_switch_stack:
  239. * - r16 holds ar.pfs
  240. * - b7 holds address to return to
  241. * - rp (b0) holds return address to save
  242. */
  243. GLOBAL_ENTRY(save_switch_stack)
  244. .prologue
  245. .altrp b7
  246. flushrs // flush dirty regs to backing store (must be first in insn group)
  247. .save @priunat,r17
  248. mov r17=ar.unat // preserve caller's
  249. .body
  250. #ifdef CONFIG_ITANIUM
  251. adds r2=16+128,sp
  252. adds r3=16+64,sp
  253. adds r14=SW(R4)+16,sp
  254. ;;
  255. st8.spill [r14]=r4,16 // spill r4
  256. lfetch.fault.excl.nt1 [r3],128
  257. ;;
  258. lfetch.fault.excl.nt1 [r2],128
  259. lfetch.fault.excl.nt1 [r3],128
  260. ;;
  261. lfetch.fault.excl [r2]
  262. lfetch.fault.excl [r3]
  263. adds r15=SW(R5)+16,sp
  264. #else
  265. add r2=16+3*128,sp
  266. add r3=16,sp
  267. add r14=SW(R4)+16,sp
  268. ;;
  269. st8.spill [r14]=r4,SW(R6)-SW(R4) // spill r4 and prefetch offset 0x1c0
  270. lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x010
  271. ;;
  272. lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x090
  273. lfetch.fault.excl.nt1 [r2],128 // prefetch offset 0x190
  274. ;;
  275. lfetch.fault.excl.nt1 [r3] // prefetch offset 0x110
  276. lfetch.fault.excl.nt1 [r2] // prefetch offset 0x210
  277. adds r15=SW(R5)+16,sp
  278. #endif
  279. ;;
  280. st8.spill [r15]=r5,SW(R7)-SW(R5) // spill r5
  281. mov.m ar.rsc=0 // put RSE in mode: enforced lazy, little endian, pl 0
  282. add r2=SW(F2)+16,sp // r2 = &sw->f2
  283. ;;
  284. st8.spill [r14]=r6,SW(B0)-SW(R6) // spill r6
  285. mov.m r18=ar.fpsr // preserve fpsr
  286. add r3=SW(F3)+16,sp // r3 = &sw->f3
  287. ;;
  288. stf.spill [r2]=f2,32
  289. mov.m r19=ar.rnat
  290. mov r21=b0
  291. stf.spill [r3]=f3,32
  292. st8.spill [r15]=r7,SW(B2)-SW(R7) // spill r7
  293. mov r22=b1
  294. ;;
  295. // since we're done with the spills, read and save ar.unat:
  296. mov.m r29=ar.unat
  297. mov.m r20=ar.bspstore
  298. mov r23=b2
  299. stf.spill [r2]=f4,32
  300. stf.spill [r3]=f5,32
  301. mov r24=b3
  302. ;;
  303. st8 [r14]=r21,SW(B1)-SW(B0) // save b0
  304. st8 [r15]=r23,SW(B3)-SW(B2) // save b2
  305. mov r25=b4
  306. mov r26=b5
  307. ;;
  308. st8 [r14]=r22,SW(B4)-SW(B1) // save b1
  309. st8 [r15]=r24,SW(AR_PFS)-SW(B3) // save b3
  310. mov r21=ar.lc // I-unit
  311. stf.spill [r2]=f12,32
  312. stf.spill [r3]=f13,32
  313. ;;
  314. st8 [r14]=r25,SW(B5)-SW(B4) // save b4
  315. st8 [r15]=r16,SW(AR_LC)-SW(AR_PFS) // save ar.pfs
  316. stf.spill [r2]=f14,32
  317. stf.spill [r3]=f15,32
  318. ;;
  319. st8 [r14]=r26 // save b5
  320. st8 [r15]=r21 // save ar.lc
  321. stf.spill [r2]=f16,32
  322. stf.spill [r3]=f17,32
  323. ;;
  324. stf.spill [r2]=f18,32
  325. stf.spill [r3]=f19,32
  326. ;;
  327. stf.spill [r2]=f20,32
  328. stf.spill [r3]=f21,32
  329. ;;
  330. stf.spill [r2]=f22,32
  331. stf.spill [r3]=f23,32
  332. ;;
  333. stf.spill [r2]=f24,32
  334. stf.spill [r3]=f25,32
  335. ;;
  336. stf.spill [r2]=f26,32
  337. stf.spill [r3]=f27,32
  338. ;;
  339. stf.spill [r2]=f28,32
  340. stf.spill [r3]=f29,32
  341. ;;
  342. stf.spill [r2]=f30,SW(AR_UNAT)-SW(F30)
  343. stf.spill [r3]=f31,SW(PR)-SW(F31)
  344. add r14=SW(CALLER_UNAT)+16,sp
  345. ;;
  346. st8 [r2]=r29,SW(AR_RNAT)-SW(AR_UNAT) // save ar.unat
  347. st8 [r14]=r17,SW(AR_FPSR)-SW(CALLER_UNAT) // save caller_unat
  348. mov r21=pr
  349. ;;
  350. st8 [r2]=r19,SW(AR_BSPSTORE)-SW(AR_RNAT) // save ar.rnat
  351. st8 [r3]=r21 // save predicate registers
  352. ;;
  353. st8 [r2]=r20 // save ar.bspstore
  354. st8 [r14]=r18 // save fpsr
  355. mov ar.rsc=3 // put RSE back into eager mode, pl 0
  356. br.cond.sptk.many b7
  357. END(save_switch_stack)
  358. /*
  359. * load_switch_stack:
  360. * - "invala" MUST be done at call site (normally in DO_LOAD_SWITCH_STACK)
  361. * - b7 holds address to return to
  362. * - must not touch r8-r11
  363. */
  364. ENTRY(load_switch_stack)
  365. .prologue
  366. .altrp b7
  367. .body
  368. lfetch.fault.nt1 [sp]
  369. adds r2=SW(AR_BSPSTORE)+16,sp
  370. adds r3=SW(AR_UNAT)+16,sp
  371. mov ar.rsc=0 // put RSE into enforced lazy mode
  372. adds r14=SW(CALLER_UNAT)+16,sp
  373. adds r15=SW(AR_FPSR)+16,sp
  374. ;;
  375. ld8 r27=[r2],(SW(B0)-SW(AR_BSPSTORE)) // bspstore
  376. ld8 r29=[r3],(SW(B1)-SW(AR_UNAT)) // unat
  377. ;;
  378. ld8 r21=[r2],16 // restore b0
  379. ld8 r22=[r3],16 // restore b1
  380. ;;
  381. ld8 r23=[r2],16 // restore b2
  382. ld8 r24=[r3],16 // restore b3
  383. ;;
  384. ld8 r25=[r2],16 // restore b4
  385. ld8 r26=[r3],16 // restore b5
  386. ;;
  387. ld8 r16=[r2],(SW(PR)-SW(AR_PFS)) // ar.pfs
  388. ld8 r17=[r3],(SW(AR_RNAT)-SW(AR_LC)) // ar.lc
  389. ;;
  390. ld8 r28=[r2] // restore pr
  391. ld8 r30=[r3] // restore rnat
  392. ;;
  393. ld8 r18=[r14],16 // restore caller's unat
  394. ld8 r19=[r15],24 // restore fpsr
  395. ;;
  396. ldf.fill f2=[r14],32
  397. ldf.fill f3=[r15],32
  398. ;;
  399. ldf.fill f4=[r14],32
  400. ldf.fill f5=[r15],32
  401. ;;
  402. ldf.fill f12=[r14],32
  403. ldf.fill f13=[r15],32
  404. ;;
  405. ldf.fill f14=[r14],32
  406. ldf.fill f15=[r15],32
  407. ;;
  408. ldf.fill f16=[r14],32
  409. ldf.fill f17=[r15],32
  410. ;;
  411. ldf.fill f18=[r14],32
  412. ldf.fill f19=[r15],32
  413. mov b0=r21
  414. ;;
  415. ldf.fill f20=[r14],32
  416. ldf.fill f21=[r15],32
  417. mov b1=r22
  418. ;;
  419. ldf.fill f22=[r14],32
  420. ldf.fill f23=[r15],32
  421. mov b2=r23
  422. ;;
  423. mov ar.bspstore=r27
  424. mov ar.unat=r29 // establish unat holding the NaT bits for r4-r7
  425. mov b3=r24
  426. ;;
  427. ldf.fill f24=[r14],32
  428. ldf.fill f25=[r15],32
  429. mov b4=r25
  430. ;;
  431. ldf.fill f26=[r14],32
  432. ldf.fill f27=[r15],32
  433. mov b5=r26
  434. ;;
  435. ldf.fill f28=[r14],32
  436. ldf.fill f29=[r15],32
  437. mov ar.pfs=r16
  438. ;;
  439. ldf.fill f30=[r14],32
  440. ldf.fill f31=[r15],24
  441. mov ar.lc=r17
  442. ;;
  443. ld8.fill r4=[r14],16
  444. ld8.fill r5=[r15],16
  445. mov pr=r28,-1
  446. ;;
  447. ld8.fill r6=[r14],16
  448. ld8.fill r7=[r15],16
  449. mov ar.unat=r18 // restore caller's unat
  450. mov ar.rnat=r30 // must restore after bspstore but before rsc!
  451. mov ar.fpsr=r19 // restore fpsr
  452. mov ar.rsc=3 // put RSE back into eager mode, pl 0
  453. br.cond.sptk.many b7
  454. END(load_switch_stack)
  455. GLOBAL_ENTRY(execve)
  456. mov r15=__NR_execve // put syscall number in place
  457. break __BREAK_SYSCALL
  458. br.ret.sptk.many rp
  459. END(execve)
  460. GLOBAL_ENTRY(clone)
  461. mov r15=__NR_clone // put syscall number in place
  462. break __BREAK_SYSCALL
  463. br.ret.sptk.many rp
  464. END(clone)
  465. /*
  466. * Invoke a system call, but do some tracing before and after the call.
  467. * We MUST preserve the current register frame throughout this routine
  468. * because some system calls (such as ia64_execve) directly
  469. * manipulate ar.pfs.
  470. */
  471. GLOBAL_ENTRY(ia64_trace_syscall)
  472. PT_REGS_UNWIND_INFO(0)
  473. /*
  474. * We need to preserve the scratch registers f6-f11 in case the system
  475. * call is sigreturn.
  476. */
  477. adds r16=PT(F6)+16,sp
  478. adds r17=PT(F7)+16,sp
  479. ;;
  480. stf.spill [r16]=f6,32
  481. stf.spill [r17]=f7,32
  482. ;;
  483. stf.spill [r16]=f8,32
  484. stf.spill [r17]=f9,32
  485. ;;
  486. stf.spill [r16]=f10
  487. stf.spill [r17]=f11
  488. br.call.sptk.many rp=syscall_trace_enter // give parent a chance to catch syscall args
  489. adds r16=PT(F6)+16,sp
  490. adds r17=PT(F7)+16,sp
  491. ;;
  492. ldf.fill f6=[r16],32
  493. ldf.fill f7=[r17],32
  494. ;;
  495. ldf.fill f8=[r16],32
  496. ldf.fill f9=[r17],32
  497. ;;
  498. ldf.fill f10=[r16]
  499. ldf.fill f11=[r17]
  500. // the syscall number may have changed, so re-load it and re-calculate the
  501. // syscall entry-point:
  502. adds r15=PT(R15)+16,sp // r15 = &pt_regs.r15 (syscall #)
  503. ;;
  504. ld8 r15=[r15]
  505. mov r3=NR_syscalls - 1
  506. ;;
  507. adds r15=-1024,r15
  508. movl r16=sys_call_table
  509. ;;
  510. shladd r20=r15,3,r16 // r20 = sys_call_table + 8*(syscall-1024)
  511. cmp.leu p6,p7=r15,r3
  512. ;;
  513. (p6) ld8 r20=[r20] // load address of syscall entry point
  514. (p7) movl r20=sys_ni_syscall
  515. ;;
  516. mov b6=r20
  517. br.call.sptk.many rp=b6 // do the syscall
  518. .strace_check_retval:
  519. cmp.lt p6,p0=r8,r0 // syscall failed?
  520. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  521. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  522. mov r10=0
  523. (p6) br.cond.sptk strace_error // syscall failed ->
  524. ;; // avoid RAW on r10
  525. .strace_save_retval:
  526. .mem.offset 0,0; st8.spill [r2]=r8 // store return value in slot for r8
  527. .mem.offset 8,0; st8.spill [r3]=r10 // clear error indication in slot for r10
  528. br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
  529. .ret3: br.cond.sptk .work_pending_syscall_end
  530. strace_error:
  531. ld8 r3=[r2] // load pt_regs.r8
  532. sub r9=0,r8 // negate return value to get errno value
  533. ;;
  534. cmp.ne p6,p0=r3,r0 // is pt_regs.r8!=0?
  535. adds r3=16,r2 // r3=&pt_regs.r10
  536. ;;
  537. (p6) mov r10=-1
  538. (p6) mov r8=r9
  539. br.cond.sptk .strace_save_retval
  540. END(ia64_trace_syscall)
  541. /*
  542. * When traced and returning from sigreturn, we invoke syscall_trace but then
  543. * go straight to ia64_leave_kernel rather than ia64_leave_syscall.
  544. */
  545. GLOBAL_ENTRY(ia64_strace_leave_kernel)
  546. PT_REGS_UNWIND_INFO(0)
  547. { /*
  548. * Some versions of gas generate bad unwind info if the first instruction of a
  549. * procedure doesn't go into the first slot of a bundle. This is a workaround.
  550. */
  551. nop.m 0
  552. nop.i 0
  553. br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
  554. }
  555. .ret4: br.cond.sptk ia64_leave_kernel
  556. END(ia64_strace_leave_kernel)
  557. GLOBAL_ENTRY(ia64_ret_from_clone)
  558. PT_REGS_UNWIND_INFO(0)
  559. { /*
  560. * Some versions of gas generate bad unwind info if the first instruction of a
  561. * procedure doesn't go into the first slot of a bundle. This is a workaround.
  562. */
  563. nop.m 0
  564. nop.i 0
  565. /*
  566. * We need to call schedule_tail() to complete the scheduling process.
  567. * Called by ia64_switch_to() after do_fork()->copy_thread(). r8 contains the
  568. * address of the previously executing task.
  569. */
  570. br.call.sptk.many rp=ia64_invoke_schedule_tail
  571. }
  572. .ret8:
  573. adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
  574. ;;
  575. ld4 r2=[r2]
  576. ;;
  577. mov r8=0
  578. and r2=_TIF_SYSCALL_TRACEAUDIT,r2
  579. ;;
  580. cmp.ne p6,p0=r2,r0
  581. (p6) br.cond.spnt .strace_check_retval
  582. ;; // added stop bits to prevent r8 dependency
  583. END(ia64_ret_from_clone)
  584. // fall through
  585. GLOBAL_ENTRY(ia64_ret_from_syscall)
  586. PT_REGS_UNWIND_INFO(0)
  587. cmp.ge p6,p7=r8,r0 // syscall executed successfully?
  588. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  589. mov r10=r0 // clear error indication in r10
  590. (p7) br.cond.spnt handle_syscall_error // handle potential syscall failure
  591. END(ia64_ret_from_syscall)
  592. // fall through
  593. /*
  594. * ia64_leave_syscall(): Same as ia64_leave_kernel, except that it doesn't
  595. * need to switch to bank 0 and doesn't restore the scratch registers.
  596. * To avoid leaking kernel bits, the scratch registers are set to
  597. * the following known-to-be-safe values:
  598. *
  599. * r1: restored (global pointer)
  600. * r2: cleared
  601. * r3: 1 (when returning to user-level)
  602. * r8-r11: restored (syscall return value(s))
  603. * r12: restored (user-level stack pointer)
  604. * r13: restored (user-level thread pointer)
  605. * r14: set to __kernel_syscall_via_epc
  606. * r15: restored (syscall #)
  607. * r16-r17: cleared
  608. * r18: user-level b6
  609. * r19: cleared
  610. * r20: user-level ar.fpsr
  611. * r21: user-level b0
  612. * r22: cleared
  613. * r23: user-level ar.bspstore
  614. * r24: user-level ar.rnat
  615. * r25: user-level ar.unat
  616. * r26: user-level ar.pfs
  617. * r27: user-level ar.rsc
  618. * r28: user-level ip
  619. * r29: user-level psr
  620. * r30: user-level cfm
  621. * r31: user-level pr
  622. * f6-f11: cleared
  623. * pr: restored (user-level pr)
  624. * b0: restored (user-level rp)
  625. * b6: restored
  626. * b7: set to __kernel_syscall_via_epc
  627. * ar.unat: restored (user-level ar.unat)
  628. * ar.pfs: restored (user-level ar.pfs)
  629. * ar.rsc: restored (user-level ar.rsc)
  630. * ar.rnat: restored (user-level ar.rnat)
  631. * ar.bspstore: restored (user-level ar.bspstore)
  632. * ar.fpsr: restored (user-level ar.fpsr)
  633. * ar.ccv: cleared
  634. * ar.csd: cleared
  635. * ar.ssd: cleared
  636. */
  637. ENTRY(ia64_leave_syscall)
  638. PT_REGS_UNWIND_INFO(0)
  639. /*
  640. * work.need_resched etc. mustn't get changed by this CPU before it returns to
  641. * user- or fsys-mode, hence we disable interrupts early on.
  642. *
  643. * p6 controls whether current_thread_info()->flags needs to be check for
  644. * extra work. We always check for extra work when returning to user-level.
  645. * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
  646. * is 0. After extra work processing has been completed, execution
  647. * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
  648. * needs to be redone.
  649. */
  650. #ifdef CONFIG_PREEMPT
  651. rsm psr.i // disable interrupts
  652. cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
  653. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  654. ;;
  655. .pred.rel.mutex pUStk,pKStk
  656. (pKStk) ld4 r21=[r20] // r21 <- preempt_count
  657. (pUStk) mov r21=0 // r21 <- 0
  658. ;;
  659. cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
  660. #else /* !CONFIG_PREEMPT */
  661. (pUStk) rsm psr.i
  662. cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
  663. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  664. #endif
  665. .work_processed_syscall:
  666. adds r2=PT(LOADRS)+16,r12
  667. adds r3=PT(AR_BSPSTORE)+16,r12
  668. adds r18=TI_FLAGS+IA64_TASK_SIZE,r13
  669. ;;
  670. (p6) ld4 r31=[r18] // load current_thread_info()->flags
  671. ld8 r19=[r2],PT(B6)-PT(LOADRS) // load ar.rsc value for "loadrs"
  672. nop.i 0
  673. ;;
  674. mov r16=ar.bsp // M2 get existing backing store pointer
  675. ld8 r18=[r2],PT(R9)-PT(B6) // load b6
  676. (p6) and r15=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
  677. ;;
  678. ld8 r23=[r3],PT(R11)-PT(AR_BSPSTORE) // load ar.bspstore (may be garbage)
  679. (p6) cmp4.ne.unc p6,p0=r15, r0 // any special work pending?
  680. (p6) br.cond.spnt .work_pending_syscall
  681. ;;
  682. // start restoring the state saved on the kernel stack (struct pt_regs):
  683. ld8 r9=[r2],PT(CR_IPSR)-PT(R9)
  684. ld8 r11=[r3],PT(CR_IIP)-PT(R11)
  685. (pNonSys) break 0 // bug check: we shouldn't be here if pNonSys is TRUE!
  686. ;;
  687. invala // M0|1 invalidate ALAT
  688. rsm psr.i | psr.ic // M2 turn off interrupts and interruption collection
  689. cmp.eq p9,p0=r0,r0 // A set p9 to indicate that we should restore cr.ifs
  690. ld8 r29=[r2],16 // M0|1 load cr.ipsr
  691. ld8 r28=[r3],16 // M0|1 load cr.iip
  692. mov r22=r0 // A clear r22
  693. ;;
  694. ld8 r30=[r2],16 // M0|1 load cr.ifs
  695. ld8 r25=[r3],16 // M0|1 load ar.unat
  696. (pUStk) add r14=IA64_TASK_THREAD_ON_USTACK_OFFSET,r13
  697. ;;
  698. ld8 r26=[r2],PT(B0)-PT(AR_PFS) // M0|1 load ar.pfs
  699. (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
  700. nop 0
  701. ;;
  702. ld8 r21=[r2],PT(AR_RNAT)-PT(B0) // M0|1 load b0
  703. ld8 r27=[r3],PT(PR)-PT(AR_RSC) // M0|1 load ar.rsc
  704. mov f6=f0 // F clear f6
  705. ;;
  706. ld8 r24=[r2],PT(AR_FPSR)-PT(AR_RNAT) // M0|1 load ar.rnat (may be garbage)
  707. ld8 r31=[r3],PT(R1)-PT(PR) // M0|1 load predicates
  708. mov f7=f0 // F clear f7
  709. ;;
  710. ld8 r20=[r2],PT(R12)-PT(AR_FPSR) // M0|1 load ar.fpsr
  711. ld8.fill r1=[r3],16 // M0|1 load r1
  712. (pUStk) mov r17=1 // A
  713. ;;
  714. (pUStk) st1 [r14]=r17 // M2|3
  715. ld8.fill r13=[r3],16 // M0|1
  716. mov f8=f0 // F clear f8
  717. ;;
  718. ld8.fill r12=[r2] // M0|1 restore r12 (sp)
  719. ld8.fill r15=[r3] // M0|1 restore r15
  720. mov b6=r18 // I0 restore b6
  721. addl r17=THIS_CPU(ia64_phys_stacked_size_p8),r0 // A
  722. mov f9=f0 // F clear f9
  723. (pKStk) br.cond.dpnt.many skip_rbs_switch // B
  724. srlz.d // M0 ensure interruption collection is off (for cover)
  725. shr.u r18=r19,16 // I0|1 get byte size of existing "dirty" partition
  726. cover // B add current frame into dirty partition & set cr.ifs
  727. ;;
  728. (pUStk) ld4 r17=[r17] // M0|1 r17 = cpu_data->phys_stacked_size_p8
  729. mov r19=ar.bsp // M2 get new backing store pointer
  730. mov f10=f0 // F clear f10
  731. nop.m 0
  732. movl r14=__kernel_syscall_via_epc // X
  733. ;;
  734. mov.m ar.csd=r0 // M2 clear ar.csd
  735. mov.m ar.ccv=r0 // M2 clear ar.ccv
  736. mov b7=r14 // I0 clear b7 (hint with __kernel_syscall_via_epc)
  737. mov.m ar.ssd=r0 // M2 clear ar.ssd
  738. mov f11=f0 // F clear f11
  739. br.cond.sptk.many rbs_switch // B
  740. END(ia64_leave_syscall)
  741. #ifdef CONFIG_IA32_SUPPORT
  742. GLOBAL_ENTRY(ia64_ret_from_ia32_execve)
  743. PT_REGS_UNWIND_INFO(0)
  744. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  745. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  746. ;;
  747. .mem.offset 0,0
  748. st8.spill [r2]=r8 // store return value in slot for r8 and set unat bit
  749. .mem.offset 8,0
  750. st8.spill [r3]=r0 // clear error indication in slot for r10 and set unat bit
  751. END(ia64_ret_from_ia32_execve)
  752. // fall through
  753. #endif /* CONFIG_IA32_SUPPORT */
  754. GLOBAL_ENTRY(ia64_leave_kernel)
  755. PT_REGS_UNWIND_INFO(0)
  756. /*
  757. * work.need_resched etc. mustn't get changed by this CPU before it returns to
  758. * user- or fsys-mode, hence we disable interrupts early on.
  759. *
  760. * p6 controls whether current_thread_info()->flags needs to be check for
  761. * extra work. We always check for extra work when returning to user-level.
  762. * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
  763. * is 0. After extra work processing has been completed, execution
  764. * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
  765. * needs to be redone.
  766. */
  767. #ifdef CONFIG_PREEMPT
  768. rsm psr.i // disable interrupts
  769. cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
  770. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  771. ;;
  772. .pred.rel.mutex pUStk,pKStk
  773. (pKStk) ld4 r21=[r20] // r21 <- preempt_count
  774. (pUStk) mov r21=0 // r21 <- 0
  775. ;;
  776. cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
  777. #else
  778. (pUStk) rsm psr.i
  779. cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
  780. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  781. #endif
  782. .work_processed_kernel:
  783. adds r17=TI_FLAGS+IA64_TASK_SIZE,r13
  784. ;;
  785. (p6) ld4 r31=[r17] // load current_thread_info()->flags
  786. adds r21=PT(PR)+16,r12
  787. ;;
  788. lfetch [r21],PT(CR_IPSR)-PT(PR)
  789. adds r2=PT(B6)+16,r12
  790. adds r3=PT(R16)+16,r12
  791. ;;
  792. lfetch [r21]
  793. ld8 r28=[r2],8 // load b6
  794. adds r29=PT(R24)+16,r12
  795. ld8.fill r16=[r3],PT(AR_CSD)-PT(R16)
  796. adds r30=PT(AR_CCV)+16,r12
  797. (p6) and r19=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
  798. ;;
  799. ld8.fill r24=[r29]
  800. ld8 r15=[r30] // load ar.ccv
  801. (p6) cmp4.ne.unc p6,p0=r19, r0 // any special work pending?
  802. ;;
  803. ld8 r29=[r2],16 // load b7
  804. ld8 r30=[r3],16 // load ar.csd
  805. (p6) br.cond.spnt .work_pending
  806. ;;
  807. ld8 r31=[r2],16 // load ar.ssd
  808. ld8.fill r8=[r3],16
  809. ;;
  810. ld8.fill r9=[r2],16
  811. ld8.fill r10=[r3],PT(R17)-PT(R10)
  812. ;;
  813. ld8.fill r11=[r2],PT(R18)-PT(R11)
  814. ld8.fill r17=[r3],16
  815. ;;
  816. ld8.fill r18=[r2],16
  817. ld8.fill r19=[r3],16
  818. ;;
  819. ld8.fill r20=[r2],16
  820. ld8.fill r21=[r3],16
  821. mov ar.csd=r30
  822. mov ar.ssd=r31
  823. ;;
  824. rsm psr.i | psr.ic // initiate turning off of interrupt and interruption collection
  825. invala // invalidate ALAT
  826. ;;
  827. ld8.fill r22=[r2],24
  828. ld8.fill r23=[r3],24
  829. mov b6=r28
  830. ;;
  831. ld8.fill r25=[r2],16
  832. ld8.fill r26=[r3],16
  833. mov b7=r29
  834. ;;
  835. ld8.fill r27=[r2],16
  836. ld8.fill r28=[r3],16
  837. ;;
  838. ld8.fill r29=[r2],16
  839. ld8.fill r30=[r3],24
  840. ;;
  841. ld8.fill r31=[r2],PT(F9)-PT(R31)
  842. adds r3=PT(F10)-PT(F6),r3
  843. ;;
  844. ldf.fill f9=[r2],PT(F6)-PT(F9)
  845. ldf.fill f10=[r3],PT(F8)-PT(F10)
  846. ;;
  847. ldf.fill f6=[r2],PT(F7)-PT(F6)
  848. ;;
  849. ldf.fill f7=[r2],PT(F11)-PT(F7)
  850. ldf.fill f8=[r3],32
  851. ;;
  852. srlz.d // ensure that inter. collection is off (VHPT is don't care, since text is pinned)
  853. mov ar.ccv=r15
  854. ;;
  855. ldf.fill f11=[r2]
  856. bsw.0 // switch back to bank 0 (no stop bit required beforehand...)
  857. ;;
  858. (pUStk) mov r18=IA64_KR(CURRENT)// M2 (12 cycle read latency)
  859. adds r16=PT(CR_IPSR)+16,r12
  860. adds r17=PT(CR_IIP)+16,r12
  861. (pKStk) mov r22=psr // M2 read PSR now that interrupts are disabled
  862. nop.i 0
  863. nop.i 0
  864. ;;
  865. ld8 r29=[r16],16 // load cr.ipsr
  866. ld8 r28=[r17],16 // load cr.iip
  867. ;;
  868. ld8 r30=[r16],16 // load cr.ifs
  869. ld8 r25=[r17],16 // load ar.unat
  870. ;;
  871. ld8 r26=[r16],16 // load ar.pfs
  872. ld8 r27=[r17],16 // load ar.rsc
  873. cmp.eq p9,p0=r0,r0 // set p9 to indicate that we should restore cr.ifs
  874. ;;
  875. ld8 r24=[r16],16 // load ar.rnat (may be garbage)
  876. ld8 r23=[r17],16 // load ar.bspstore (may be garbage)
  877. ;;
  878. ld8 r31=[r16],16 // load predicates
  879. ld8 r21=[r17],16 // load b0
  880. ;;
  881. ld8 r19=[r16],16 // load ar.rsc value for "loadrs"
  882. ld8.fill r1=[r17],16 // load r1
  883. ;;
  884. ld8.fill r12=[r16],16
  885. ld8.fill r13=[r17],16
  886. (pUStk) adds r18=IA64_TASK_THREAD_ON_USTACK_OFFSET,r18
  887. ;;
  888. ld8 r20=[r16],16 // ar.fpsr
  889. ld8.fill r15=[r17],16
  890. ;;
  891. ld8.fill r14=[r16],16
  892. ld8.fill r2=[r17]
  893. (pUStk) mov r17=1
  894. ;;
  895. ld8.fill r3=[r16]
  896. (pUStk) st1 [r18]=r17 // restore current->thread.on_ustack
  897. shr.u r18=r19,16 // get byte size of existing "dirty" partition
  898. ;;
  899. mov r16=ar.bsp // get existing backing store pointer
  900. addl r17=THIS_CPU(ia64_phys_stacked_size_p8),r0
  901. ;;
  902. ld4 r17=[r17] // r17 = cpu_data->phys_stacked_size_p8
  903. (pKStk) br.cond.dpnt skip_rbs_switch
  904. /*
  905. * Restore user backing store.
  906. *
  907. * NOTE: alloc, loadrs, and cover can't be predicated.
  908. */
  909. (pNonSys) br.cond.dpnt dont_preserve_current_frame
  910. cover // add current frame into dirty partition and set cr.ifs
  911. ;;
  912. mov r19=ar.bsp // get new backing store pointer
  913. rbs_switch:
  914. sub r16=r16,r18 // krbs = old bsp - size of dirty partition
  915. cmp.ne p9,p0=r0,r0 // clear p9 to skip restore of cr.ifs
  916. ;;
  917. sub r19=r19,r16 // calculate total byte size of dirty partition
  918. add r18=64,r18 // don't force in0-in7 into memory...
  919. ;;
  920. shl r19=r19,16 // shift size of dirty partition into loadrs position
  921. ;;
  922. dont_preserve_current_frame:
  923. /*
  924. * To prevent leaking bits between the kernel and user-space,
  925. * we must clear the stacked registers in the "invalid" partition here.
  926. * Not pretty, but at least it's fast (3.34 registers/cycle on Itanium,
  927. * 5 registers/cycle on McKinley).
  928. */
  929. # define pRecurse p6
  930. # define pReturn p7
  931. #ifdef CONFIG_ITANIUM
  932. # define Nregs 10
  933. #else
  934. # define Nregs 14
  935. #endif
  936. alloc loc0=ar.pfs,2,Nregs-2,2,0
  937. shr.u loc1=r18,9 // RNaTslots <= floor(dirtySize / (64*8))
  938. sub r17=r17,r18 // r17 = (physStackedSize + 8) - dirtySize
  939. ;;
  940. mov ar.rsc=r19 // load ar.rsc to be used for "loadrs"
  941. shladd in0=loc1,3,r17
  942. mov in1=0
  943. ;;
  944. TEXT_ALIGN(32)
  945. rse_clear_invalid:
  946. #ifdef CONFIG_ITANIUM
  947. // cycle 0
  948. { .mii
  949. alloc loc0=ar.pfs,2,Nregs-2,2,0
  950. cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
  951. add out0=-Nregs*8,in0
  952. }{ .mfb
  953. add out1=1,in1 // increment recursion count
  954. nop.f 0
  955. nop.b 0 // can't do br.call here because of alloc (WAW on CFM)
  956. ;;
  957. }{ .mfi // cycle 1
  958. mov loc1=0
  959. nop.f 0
  960. mov loc2=0
  961. }{ .mib
  962. mov loc3=0
  963. mov loc4=0
  964. (pRecurse) br.call.sptk.many b0=rse_clear_invalid
  965. }{ .mfi // cycle 2
  966. mov loc5=0
  967. nop.f 0
  968. cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
  969. }{ .mib
  970. mov loc6=0
  971. mov loc7=0
  972. (pReturn) br.ret.sptk.many b0
  973. }
  974. #else /* !CONFIG_ITANIUM */
  975. alloc loc0=ar.pfs,2,Nregs-2,2,0
  976. cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
  977. add out0=-Nregs*8,in0
  978. add out1=1,in1 // increment recursion count
  979. mov loc1=0
  980. mov loc2=0
  981. ;;
  982. mov loc3=0
  983. mov loc4=0
  984. mov loc5=0
  985. mov loc6=0
  986. mov loc7=0
  987. (pRecurse) br.call.dptk.few b0=rse_clear_invalid
  988. ;;
  989. mov loc8=0
  990. mov loc9=0
  991. cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
  992. mov loc10=0
  993. mov loc11=0
  994. (pReturn) br.ret.dptk.many b0
  995. #endif /* !CONFIG_ITANIUM */
  996. # undef pRecurse
  997. # undef pReturn
  998. ;;
  999. alloc r17=ar.pfs,0,0,0,0 // drop current register frame
  1000. ;;
  1001. loadrs
  1002. ;;
  1003. skip_rbs_switch:
  1004. mov ar.unat=r25 // M2
  1005. (pKStk) extr.u r22=r22,21,1 // I0 extract current value of psr.pp from r22
  1006. (pLvSys)mov r19=r0 // A clear r19 for leave_syscall, no-op otherwise
  1007. ;;
  1008. (pUStk) mov ar.bspstore=r23 // M2
  1009. (pKStk) dep r29=r22,r29,21,1 // I0 update ipsr.pp with psr.pp
  1010. (pLvSys)mov r16=r0 // A clear r16 for leave_syscall, no-op otherwise
  1011. ;;
  1012. mov cr.ipsr=r29 // M2
  1013. mov ar.pfs=r26 // I0
  1014. (pLvSys)mov r17=r0 // A clear r17 for leave_syscall, no-op otherwise
  1015. (p9) mov cr.ifs=r30 // M2
  1016. mov b0=r21 // I0
  1017. (pLvSys)mov r18=r0 // A clear r18 for leave_syscall, no-op otherwise
  1018. mov ar.fpsr=r20 // M2
  1019. mov cr.iip=r28 // M2
  1020. nop 0
  1021. ;;
  1022. (pUStk) mov ar.rnat=r24 // M2 must happen with RSE in lazy mode
  1023. nop 0
  1024. (pLvSys)mov r2=r0
  1025. mov ar.rsc=r27 // M2
  1026. mov pr=r31,-1 // I0
  1027. rfi // B
  1028. /*
  1029. * On entry:
  1030. * r20 = &current->thread_info->pre_count (if CONFIG_PREEMPT)
  1031. * r31 = current->thread_info->flags
  1032. * On exit:
  1033. * p6 = TRUE if work-pending-check needs to be redone
  1034. */
  1035. .work_pending_syscall:
  1036. add r2=-8,r2
  1037. add r3=-8,r3
  1038. ;;
  1039. st8 [r2]=r8
  1040. st8 [r3]=r10
  1041. .work_pending:
  1042. tbit.nz p6,p0=r31,TIF_SIGDELAYED // signal delayed from MCA/INIT/NMI/PMI context?
  1043. (p6) br.cond.sptk.few .sigdelayed
  1044. ;;
  1045. tbit.z p6,p0=r31,TIF_NEED_RESCHED // current_thread_info()->need_resched==0?
  1046. (p6) br.cond.sptk.few .notify
  1047. #ifdef CONFIG_PREEMPT
  1048. (pKStk) dep r21=-1,r0,PREEMPT_ACTIVE_BIT,1
  1049. ;;
  1050. (pKStk) st4 [r20]=r21
  1051. ssm psr.i // enable interrupts
  1052. #endif
  1053. br.call.spnt.many rp=schedule
  1054. .ret9: cmp.eq p6,p0=r0,r0 // p6 <- 1
  1055. rsm psr.i // disable interrupts
  1056. ;;
  1057. #ifdef CONFIG_PREEMPT
  1058. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  1059. ;;
  1060. (pKStk) st4 [r20]=r0 // preempt_count() <- 0
  1061. #endif
  1062. (pLvSys)br.cond.sptk.few .work_pending_syscall_end
  1063. br.cond.sptk.many .work_processed_kernel // re-check
  1064. .notify:
  1065. (pUStk) br.call.spnt.many rp=notify_resume_user
  1066. .ret10: cmp.ne p6,p0=r0,r0 // p6 <- 0
  1067. (pLvSys)br.cond.sptk.few .work_pending_syscall_end
  1068. br.cond.sptk.many .work_processed_kernel // don't re-check
  1069. // There is a delayed signal that was detected in MCA/INIT/NMI/PMI context where
  1070. // it could not be delivered. Deliver it now. The signal might be for us and
  1071. // may set TIF_SIGPENDING, so redrive ia64_leave_* after processing the delayed
  1072. // signal.
  1073. .sigdelayed:
  1074. br.call.sptk.many rp=do_sigdelayed
  1075. cmp.eq p6,p0=r0,r0 // p6 <- 1, always re-check
  1076. (pLvSys)br.cond.sptk.few .work_pending_syscall_end
  1077. br.cond.sptk.many .work_processed_kernel // re-check
  1078. .work_pending_syscall_end:
  1079. adds r2=PT(R8)+16,r12
  1080. adds r3=PT(R10)+16,r12
  1081. ;;
  1082. ld8 r8=[r2]
  1083. ld8 r10=[r3]
  1084. br.cond.sptk.many .work_processed_syscall // re-check
  1085. END(ia64_leave_kernel)
  1086. ENTRY(handle_syscall_error)
  1087. /*
  1088. * Some system calls (e.g., ptrace, mmap) can return arbitrary values which could
  1089. * lead us to mistake a negative return value as a failed syscall. Those syscall
  1090. * must deposit a non-zero value in pt_regs.r8 to indicate an error. If
  1091. * pt_regs.r8 is zero, we assume that the call completed successfully.
  1092. */
  1093. PT_REGS_UNWIND_INFO(0)
  1094. ld8 r3=[r2] // load pt_regs.r8
  1095. ;;
  1096. cmp.eq p6,p7=r3,r0 // is pt_regs.r8==0?
  1097. ;;
  1098. (p7) mov r10=-1
  1099. (p7) sub r8=0,r8 // negate return value to get errno
  1100. br.cond.sptk ia64_leave_syscall
  1101. END(handle_syscall_error)
  1102. /*
  1103. * Invoke schedule_tail(task) while preserving in0-in7, which may be needed
  1104. * in case a system call gets restarted.
  1105. */
  1106. GLOBAL_ENTRY(ia64_invoke_schedule_tail)
  1107. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1108. alloc loc1=ar.pfs,8,2,1,0
  1109. mov loc0=rp
  1110. mov out0=r8 // Address of previous task
  1111. ;;
  1112. br.call.sptk.many rp=schedule_tail
  1113. .ret11: mov ar.pfs=loc1
  1114. mov rp=loc0
  1115. br.ret.sptk.many rp
  1116. END(ia64_invoke_schedule_tail)
  1117. /*
  1118. * Setup stack and call do_notify_resume_user(). Note that pSys and pNonSys need to
  1119. * be set up by the caller. We declare 8 input registers so the system call
  1120. * args get preserved, in case we need to restart a system call.
  1121. */
  1122. ENTRY(notify_resume_user)
  1123. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1124. alloc loc1=ar.pfs,8,2,3,0 // preserve all eight input regs in case of syscall restart!
  1125. mov r9=ar.unat
  1126. mov loc0=rp // save return address
  1127. mov out0=0 // there is no "oldset"
  1128. adds out1=8,sp // out1=&sigscratch->ar_pfs
  1129. (pSys) mov out2=1 // out2==1 => we're in a syscall
  1130. ;;
  1131. (pNonSys) mov out2=0 // out2==0 => not a syscall
  1132. .fframe 16
  1133. .spillsp ar.unat, 16
  1134. st8 [sp]=r9,-16 // allocate space for ar.unat and save it
  1135. st8 [out1]=loc1,-8 // save ar.pfs, out1=&sigscratch
  1136. .body
  1137. br.call.sptk.many rp=do_notify_resume_user
  1138. .ret15: .restore sp
  1139. adds sp=16,sp // pop scratch stack space
  1140. ;;
  1141. ld8 r9=[sp] // load new unat from sigscratch->scratch_unat
  1142. mov rp=loc0
  1143. ;;
  1144. mov ar.unat=r9
  1145. mov ar.pfs=loc1
  1146. br.ret.sptk.many rp
  1147. END(notify_resume_user)
  1148. GLOBAL_ENTRY(sys_rt_sigsuspend)
  1149. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1150. alloc loc1=ar.pfs,8,2,3,0 // preserve all eight input regs in case of syscall restart!
  1151. mov r9=ar.unat
  1152. mov loc0=rp // save return address
  1153. mov out0=in0 // mask
  1154. mov out1=in1 // sigsetsize
  1155. adds out2=8,sp // out2=&sigscratch->ar_pfs
  1156. ;;
  1157. .fframe 16
  1158. .spillsp ar.unat, 16
  1159. st8 [sp]=r9,-16 // allocate space for ar.unat and save it
  1160. st8 [out2]=loc1,-8 // save ar.pfs, out2=&sigscratch
  1161. .body
  1162. br.call.sptk.many rp=ia64_rt_sigsuspend
  1163. .ret17: .restore sp
  1164. adds sp=16,sp // pop scratch stack space
  1165. ;;
  1166. ld8 r9=[sp] // load new unat from sw->caller_unat
  1167. mov rp=loc0
  1168. ;;
  1169. mov ar.unat=r9
  1170. mov ar.pfs=loc1
  1171. br.ret.sptk.many rp
  1172. END(sys_rt_sigsuspend)
  1173. ENTRY(sys_rt_sigreturn)
  1174. PT_REGS_UNWIND_INFO(0)
  1175. /*
  1176. * Allocate 8 input registers since ptrace() may clobber them
  1177. */
  1178. alloc r2=ar.pfs,8,0,1,0
  1179. .prologue
  1180. PT_REGS_SAVES(16)
  1181. adds sp=-16,sp
  1182. .body
  1183. cmp.eq pNonSys,pSys=r0,r0 // sigreturn isn't a normal syscall...
  1184. ;;
  1185. /*
  1186. * leave_kernel() restores f6-f11 from pt_regs, but since the streamlined
  1187. * syscall-entry path does not save them we save them here instead. Note: we
  1188. * don't need to save any other registers that are not saved by the stream-lined
  1189. * syscall path, because restore_sigcontext() restores them.
  1190. */
  1191. adds r16=PT(F6)+32,sp
  1192. adds r17=PT(F7)+32,sp
  1193. ;;
  1194. stf.spill [r16]=f6,32
  1195. stf.spill [r17]=f7,32
  1196. ;;
  1197. stf.spill [r16]=f8,32
  1198. stf.spill [r17]=f9,32
  1199. ;;
  1200. stf.spill [r16]=f10
  1201. stf.spill [r17]=f11
  1202. adds out0=16,sp // out0 = &sigscratch
  1203. br.call.sptk.many rp=ia64_rt_sigreturn
  1204. .ret19: .restore sp,0
  1205. adds sp=16,sp
  1206. ;;
  1207. ld8 r9=[sp] // load new ar.unat
  1208. mov.sptk b7=r8,ia64_leave_kernel
  1209. ;;
  1210. mov ar.unat=r9
  1211. br.many b7
  1212. END(sys_rt_sigreturn)
  1213. GLOBAL_ENTRY(ia64_prepare_handle_unaligned)
  1214. .prologue
  1215. /*
  1216. * r16 = fake ar.pfs, we simply need to make sure privilege is still 0
  1217. */
  1218. mov r16=r0
  1219. DO_SAVE_SWITCH_STACK
  1220. br.call.sptk.many rp=ia64_handle_unaligned // stack frame setup in ivt
  1221. .ret21: .body
  1222. DO_LOAD_SWITCH_STACK
  1223. br.cond.sptk.many rp // goes to ia64_leave_kernel
  1224. END(ia64_prepare_handle_unaligned)
  1225. //
  1226. // unw_init_running(void (*callback)(info, arg), void *arg)
  1227. //
  1228. # define EXTRA_FRAME_SIZE ((UNW_FRAME_INFO_SIZE+15)&~15)
  1229. GLOBAL_ENTRY(unw_init_running)
  1230. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
  1231. alloc loc1=ar.pfs,2,3,3,0
  1232. ;;
  1233. ld8 loc2=[in0],8
  1234. mov loc0=rp
  1235. mov r16=loc1
  1236. DO_SAVE_SWITCH_STACK
  1237. .body
  1238. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
  1239. .fframe IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE
  1240. SWITCH_STACK_SAVES(EXTRA_FRAME_SIZE)
  1241. adds sp=-EXTRA_FRAME_SIZE,sp
  1242. .body
  1243. ;;
  1244. adds out0=16,sp // &info
  1245. mov out1=r13 // current
  1246. adds out2=16+EXTRA_FRAME_SIZE,sp // &switch_stack
  1247. br.call.sptk.many rp=unw_init_frame_info
  1248. 1: adds out0=16,sp // &info
  1249. mov b6=loc2
  1250. mov loc2=gp // save gp across indirect function call
  1251. ;;
  1252. ld8 gp=[in0]
  1253. mov out1=in1 // arg
  1254. br.call.sptk.many rp=b6 // invoke the callback function
  1255. 1: mov gp=loc2 // restore gp
  1256. // For now, we don't allow changing registers from within
  1257. // unw_init_running; if we ever want to allow that, we'd
  1258. // have to do a load_switch_stack here:
  1259. .restore sp
  1260. adds sp=IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE,sp
  1261. mov ar.pfs=loc1
  1262. mov rp=loc0
  1263. br.ret.sptk.many rp
  1264. END(unw_init_running)
  1265. .rodata
  1266. .align 8
  1267. .globl sys_call_table
  1268. sys_call_table:
  1269. data8 sys_ni_syscall // This must be sys_ni_syscall! See ivt.S.
  1270. data8 sys_exit // 1025
  1271. data8 sys_read
  1272. data8 sys_write
  1273. data8 sys_open
  1274. data8 sys_close
  1275. data8 sys_creat // 1030
  1276. data8 sys_link
  1277. data8 sys_unlink
  1278. data8 ia64_execve
  1279. data8 sys_chdir
  1280. data8 sys_fchdir // 1035
  1281. data8 sys_utimes
  1282. data8 sys_mknod
  1283. data8 sys_chmod
  1284. data8 sys_chown
  1285. data8 sys_lseek // 1040
  1286. data8 sys_getpid
  1287. data8 sys_getppid
  1288. data8 sys_mount
  1289. data8 sys_umount
  1290. data8 sys_setuid // 1045
  1291. data8 sys_getuid
  1292. data8 sys_geteuid
  1293. data8 sys_ptrace
  1294. data8 sys_access
  1295. data8 sys_sync // 1050
  1296. data8 sys_fsync
  1297. data8 sys_fdatasync
  1298. data8 sys_kill
  1299. data8 sys_rename
  1300. data8 sys_mkdir // 1055
  1301. data8 sys_rmdir
  1302. data8 sys_dup
  1303. data8 sys_pipe
  1304. data8 sys_times
  1305. data8 ia64_brk // 1060
  1306. data8 sys_setgid
  1307. data8 sys_getgid
  1308. data8 sys_getegid
  1309. data8 sys_acct
  1310. data8 sys_ioctl // 1065
  1311. data8 sys_fcntl
  1312. data8 sys_umask
  1313. data8 sys_chroot
  1314. data8 sys_ustat
  1315. data8 sys_dup2 // 1070
  1316. data8 sys_setreuid
  1317. data8 sys_setregid
  1318. data8 sys_getresuid
  1319. data8 sys_setresuid
  1320. data8 sys_getresgid // 1075
  1321. data8 sys_setresgid
  1322. data8 sys_getgroups
  1323. data8 sys_setgroups
  1324. data8 sys_getpgid
  1325. data8 sys_setpgid // 1080
  1326. data8 sys_setsid
  1327. data8 sys_getsid
  1328. data8 sys_sethostname
  1329. data8 sys_setrlimit
  1330. data8 sys_getrlimit // 1085
  1331. data8 sys_getrusage
  1332. data8 sys_gettimeofday
  1333. data8 sys_settimeofday
  1334. data8 sys_select
  1335. data8 sys_poll // 1090
  1336. data8 sys_symlink
  1337. data8 sys_readlink
  1338. data8 sys_uselib
  1339. data8 sys_swapon
  1340. data8 sys_swapoff // 1095
  1341. data8 sys_reboot
  1342. data8 sys_truncate
  1343. data8 sys_ftruncate
  1344. data8 sys_fchmod
  1345. data8 sys_fchown // 1100
  1346. data8 ia64_getpriority
  1347. data8 sys_setpriority
  1348. data8 sys_statfs
  1349. data8 sys_fstatfs
  1350. data8 sys_gettid // 1105
  1351. data8 sys_semget
  1352. data8 sys_semop
  1353. data8 sys_semctl
  1354. data8 sys_msgget
  1355. data8 sys_msgsnd // 1110
  1356. data8 sys_msgrcv
  1357. data8 sys_msgctl
  1358. data8 sys_shmget
  1359. data8 sys_shmat
  1360. data8 sys_shmdt // 1115
  1361. data8 sys_shmctl
  1362. data8 sys_syslog
  1363. data8 sys_setitimer
  1364. data8 sys_getitimer
  1365. data8 sys_ni_syscall // 1120 /* was: ia64_oldstat */
  1366. data8 sys_ni_syscall /* was: ia64_oldlstat */
  1367. data8 sys_ni_syscall /* was: ia64_oldfstat */
  1368. data8 sys_vhangup
  1369. data8 sys_lchown
  1370. data8 sys_remap_file_pages // 1125
  1371. data8 sys_wait4
  1372. data8 sys_sysinfo
  1373. data8 sys_clone
  1374. data8 sys_setdomainname
  1375. data8 sys_newuname // 1130
  1376. data8 sys_adjtimex
  1377. data8 sys_ni_syscall /* was: ia64_create_module */
  1378. data8 sys_init_module
  1379. data8 sys_delete_module
  1380. data8 sys_ni_syscall // 1135 /* was: sys_get_kernel_syms */
  1381. data8 sys_ni_syscall /* was: sys_query_module */
  1382. data8 sys_quotactl
  1383. data8 sys_bdflush
  1384. data8 sys_sysfs
  1385. data8 sys_personality // 1140
  1386. data8 sys_ni_syscall // sys_afs_syscall
  1387. data8 sys_setfsuid
  1388. data8 sys_setfsgid
  1389. data8 sys_getdents
  1390. data8 sys_flock // 1145
  1391. data8 sys_readv
  1392. data8 sys_writev
  1393. data8 sys_pread64
  1394. data8 sys_pwrite64
  1395. data8 sys_sysctl // 1150
  1396. data8 sys_mmap
  1397. data8 sys_munmap
  1398. data8 sys_mlock
  1399. data8 sys_mlockall
  1400. data8 sys_mprotect // 1155
  1401. data8 ia64_mremap
  1402. data8 sys_msync
  1403. data8 sys_munlock
  1404. data8 sys_munlockall
  1405. data8 sys_sched_getparam // 1160
  1406. data8 sys_sched_setparam
  1407. data8 sys_sched_getscheduler
  1408. data8 sys_sched_setscheduler
  1409. data8 sys_sched_yield
  1410. data8 sys_sched_get_priority_max // 1165
  1411. data8 sys_sched_get_priority_min
  1412. data8 sys_sched_rr_get_interval
  1413. data8 sys_nanosleep
  1414. data8 sys_nfsservctl
  1415. data8 sys_prctl // 1170
  1416. data8 sys_getpagesize
  1417. data8 sys_mmap2
  1418. data8 sys_pciconfig_read
  1419. data8 sys_pciconfig_write
  1420. data8 sys_perfmonctl // 1175
  1421. data8 sys_sigaltstack
  1422. data8 sys_rt_sigaction
  1423. data8 sys_rt_sigpending
  1424. data8 sys_rt_sigprocmask
  1425. data8 sys_rt_sigqueueinfo // 1180
  1426. data8 sys_rt_sigreturn
  1427. data8 sys_rt_sigsuspend
  1428. data8 sys_rt_sigtimedwait
  1429. data8 sys_getcwd
  1430. data8 sys_capget // 1185
  1431. data8 sys_capset
  1432. data8 sys_sendfile64
  1433. data8 sys_ni_syscall // sys_getpmsg (STREAMS)
  1434. data8 sys_ni_syscall // sys_putpmsg (STREAMS)
  1435. data8 sys_socket // 1190
  1436. data8 sys_bind
  1437. data8 sys_connect
  1438. data8 sys_listen
  1439. data8 sys_accept
  1440. data8 sys_getsockname // 1195
  1441. data8 sys_getpeername
  1442. data8 sys_socketpair
  1443. data8 sys_send
  1444. data8 sys_sendto
  1445. data8 sys_recv // 1200
  1446. data8 sys_recvfrom
  1447. data8 sys_shutdown
  1448. data8 sys_setsockopt
  1449. data8 sys_getsockopt
  1450. data8 sys_sendmsg // 1205
  1451. data8 sys_recvmsg
  1452. data8 sys_pivot_root
  1453. data8 sys_mincore
  1454. data8 sys_madvise
  1455. data8 sys_newstat // 1210
  1456. data8 sys_newlstat
  1457. data8 sys_newfstat
  1458. data8 sys_clone2
  1459. data8 sys_getdents64
  1460. data8 sys_getunwind // 1215
  1461. data8 sys_readahead
  1462. data8 sys_setxattr
  1463. data8 sys_lsetxattr
  1464. data8 sys_fsetxattr
  1465. data8 sys_getxattr // 1220
  1466. data8 sys_lgetxattr
  1467. data8 sys_fgetxattr
  1468. data8 sys_listxattr
  1469. data8 sys_llistxattr
  1470. data8 sys_flistxattr // 1225
  1471. data8 sys_removexattr
  1472. data8 sys_lremovexattr
  1473. data8 sys_fremovexattr
  1474. data8 sys_tkill
  1475. data8 sys_futex // 1230
  1476. data8 sys_sched_setaffinity
  1477. data8 sys_sched_getaffinity
  1478. data8 sys_set_tid_address
  1479. data8 sys_fadvise64_64
  1480. data8 sys_tgkill // 1235
  1481. data8 sys_exit_group
  1482. data8 sys_lookup_dcookie
  1483. data8 sys_io_setup
  1484. data8 sys_io_destroy
  1485. data8 sys_io_getevents // 1240
  1486. data8 sys_io_submit
  1487. data8 sys_io_cancel
  1488. data8 sys_epoll_create
  1489. data8 sys_epoll_ctl
  1490. data8 sys_epoll_wait // 1245
  1491. data8 sys_restart_syscall
  1492. data8 sys_semtimedop
  1493. data8 sys_timer_create
  1494. data8 sys_timer_settime
  1495. data8 sys_timer_gettime // 1250
  1496. data8 sys_timer_getoverrun
  1497. data8 sys_timer_delete
  1498. data8 sys_clock_settime
  1499. data8 sys_clock_gettime
  1500. data8 sys_clock_getres // 1255
  1501. data8 sys_clock_nanosleep
  1502. data8 sys_fstatfs64
  1503. data8 sys_statfs64
  1504. data8 sys_mbind
  1505. data8 sys_get_mempolicy // 1260
  1506. data8 sys_set_mempolicy
  1507. data8 sys_mq_open
  1508. data8 sys_mq_unlink
  1509. data8 sys_mq_timedsend
  1510. data8 sys_mq_timedreceive // 1265
  1511. data8 sys_mq_notify
  1512. data8 sys_mq_getsetattr
  1513. data8 sys_ni_syscall // reserved for kexec_load
  1514. data8 sys_ni_syscall // reserved for vserver
  1515. data8 sys_waitid // 1270
  1516. data8 sys_add_key
  1517. data8 sys_request_key
  1518. data8 sys_keyctl
  1519. data8 sys_ioprio_set
  1520. data8 sys_ioprio_get // 1275
  1521. data8 sys_ni_syscall
  1522. data8 sys_inotify_init
  1523. data8 sys_inotify_add_watch
  1524. data8 sys_inotify_rm_watch
  1525. .org sys_call_table + 8*NR_syscalls // guard against failures to increase NR_syscalls