cyclone.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109
  1. #include <linux/module.h>
  2. #include <linux/smp.h>
  3. #include <linux/time.h>
  4. #include <linux/errno.h>
  5. #include <asm/io.h>
  6. /* IBM Summit (EXA) Cyclone counter code*/
  7. #define CYCLONE_CBAR_ADDR 0xFEB00CD0
  8. #define CYCLONE_PMCC_OFFSET 0x51A0
  9. #define CYCLONE_MPMC_OFFSET 0x51D0
  10. #define CYCLONE_MPCS_OFFSET 0x51A8
  11. #define CYCLONE_TIMER_FREQ 100000000
  12. int use_cyclone;
  13. void __init cyclone_setup(void)
  14. {
  15. use_cyclone = 1;
  16. }
  17. struct time_interpolator cyclone_interpolator = {
  18. .source = TIME_SOURCE_MMIO64,
  19. .shift = 16,
  20. .frequency = CYCLONE_TIMER_FREQ,
  21. .drift = -100,
  22. .mask = (1LL << 40) - 1
  23. };
  24. int __init init_cyclone_clock(void)
  25. {
  26. u64* reg;
  27. u64 base; /* saved cyclone base address */
  28. u64 offset; /* offset from pageaddr to cyclone_timer register */
  29. int i;
  30. u32* volatile cyclone_timer; /* Cyclone MPMC0 register */
  31. if (!use_cyclone)
  32. return -ENODEV;
  33. printk(KERN_INFO "Summit chipset: Starting Cyclone Counter.\n");
  34. /* find base address */
  35. offset = (CYCLONE_CBAR_ADDR);
  36. reg = (u64*)ioremap_nocache(offset, sizeof(u64));
  37. if(!reg){
  38. printk(KERN_ERR "Summit chipset: Could not find valid CBAR register.\n");
  39. use_cyclone = 0;
  40. return -ENODEV;
  41. }
  42. base = readq(reg);
  43. if(!base){
  44. printk(KERN_ERR "Summit chipset: Could not find valid CBAR value.\n");
  45. use_cyclone = 0;
  46. return -ENODEV;
  47. }
  48. iounmap(reg);
  49. /* setup PMCC */
  50. offset = (base + CYCLONE_PMCC_OFFSET);
  51. reg = (u64*)ioremap_nocache(offset, sizeof(u64));
  52. if(!reg){
  53. printk(KERN_ERR "Summit chipset: Could not find valid PMCC register.\n");
  54. use_cyclone = 0;
  55. return -ENODEV;
  56. }
  57. writel(0x00000001,reg);
  58. iounmap(reg);
  59. /* setup MPCS */
  60. offset = (base + CYCLONE_MPCS_OFFSET);
  61. reg = (u64*)ioremap_nocache(offset, sizeof(u64));
  62. if(!reg){
  63. printk(KERN_ERR "Summit chipset: Could not find valid MPCS register.\n");
  64. use_cyclone = 0;
  65. return -ENODEV;
  66. }
  67. writel(0x00000001,reg);
  68. iounmap(reg);
  69. /* map in cyclone_timer */
  70. offset = (base + CYCLONE_MPMC_OFFSET);
  71. cyclone_timer = (u32*)ioremap_nocache(offset, sizeof(u32));
  72. if(!cyclone_timer){
  73. printk(KERN_ERR "Summit chipset: Could not find valid MPMC register.\n");
  74. use_cyclone = 0;
  75. return -ENODEV;
  76. }
  77. /*quick test to make sure its ticking*/
  78. for(i=0; i<3; i++){
  79. u32 old = readl(cyclone_timer);
  80. int stall = 100;
  81. while(stall--) barrier();
  82. if(readl(cyclone_timer) == old){
  83. printk(KERN_ERR "Summit chipset: Counter not counting! DISABLED\n");
  84. iounmap(cyclone_timer);
  85. cyclone_timer = 0;
  86. use_cyclone = 0;
  87. return -ENODEV;
  88. }
  89. }
  90. /* initialize last tick */
  91. cyclone_interpolator.addr = cyclone_timer;
  92. register_time_interpolator(&cyclone_interpolator);
  93. return 0;
  94. }
  95. __initcall(init_cyclone_clock);