smp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. /*
  2. * Intel SMP support routines.
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998-99, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * This code is released under the GNU General Public License version 2 or
  8. * later.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/mm.h>
  12. #include <linux/irq.h>
  13. #include <linux/delay.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/smp_lock.h>
  16. #include <linux/kernel_stat.h>
  17. #include <linux/mc146818rtc.h>
  18. #include <linux/cache.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/cpu.h>
  21. #include <linux/module.h>
  22. #include <asm/mtrr.h>
  23. #include <asm/tlbflush.h>
  24. #include <mach_apic.h>
  25. /*
  26. * Some notes on x86 processor bugs affecting SMP operation:
  27. *
  28. * Pentium, Pentium Pro, II, III (and all CPUs) have bugs.
  29. * The Linux implications for SMP are handled as follows:
  30. *
  31. * Pentium III / [Xeon]
  32. * None of the E1AP-E3AP errata are visible to the user.
  33. *
  34. * E1AP. see PII A1AP
  35. * E2AP. see PII A2AP
  36. * E3AP. see PII A3AP
  37. *
  38. * Pentium II / [Xeon]
  39. * None of the A1AP-A3AP errata are visible to the user.
  40. *
  41. * A1AP. see PPro 1AP
  42. * A2AP. see PPro 2AP
  43. * A3AP. see PPro 7AP
  44. *
  45. * Pentium Pro
  46. * None of 1AP-9AP errata are visible to the normal user,
  47. * except occasional delivery of 'spurious interrupt' as trap #15.
  48. * This is very rare and a non-problem.
  49. *
  50. * 1AP. Linux maps APIC as non-cacheable
  51. * 2AP. worked around in hardware
  52. * 3AP. fixed in C0 and above steppings microcode update.
  53. * Linux does not use excessive STARTUP_IPIs.
  54. * 4AP. worked around in hardware
  55. * 5AP. symmetric IO mode (normal Linux operation) not affected.
  56. * 'noapic' mode has vector 0xf filled out properly.
  57. * 6AP. 'noapic' mode might be affected - fixed in later steppings
  58. * 7AP. We do not assume writes to the LVT deassering IRQs
  59. * 8AP. We do not enable low power mode (deep sleep) during MP bootup
  60. * 9AP. We do not use mixed mode
  61. *
  62. * Pentium
  63. * There is a marginal case where REP MOVS on 100MHz SMP
  64. * machines with B stepping processors can fail. XXX should provide
  65. * an L1cache=Writethrough or L1cache=off option.
  66. *
  67. * B stepping CPUs may hang. There are hardware work arounds
  68. * for this. We warn about it in case your board doesn't have the work
  69. * arounds. Basically thats so I can tell anyone with a B stepping
  70. * CPU and SMP problems "tough".
  71. *
  72. * Specific items [From Pentium Processor Specification Update]
  73. *
  74. * 1AP. Linux doesn't use remote read
  75. * 2AP. Linux doesn't trust APIC errors
  76. * 3AP. We work around this
  77. * 4AP. Linux never generated 3 interrupts of the same priority
  78. * to cause a lost local interrupt.
  79. * 5AP. Remote read is never used
  80. * 6AP. not affected - worked around in hardware
  81. * 7AP. not affected - worked around in hardware
  82. * 8AP. worked around in hardware - we get explicit CS errors if not
  83. * 9AP. only 'noapic' mode affected. Might generate spurious
  84. * interrupts, we log only the first one and count the
  85. * rest silently.
  86. * 10AP. not affected - worked around in hardware
  87. * 11AP. Linux reads the APIC between writes to avoid this, as per
  88. * the documentation. Make sure you preserve this as it affects
  89. * the C stepping chips too.
  90. * 12AP. not affected - worked around in hardware
  91. * 13AP. not affected - worked around in hardware
  92. * 14AP. we always deassert INIT during bootup
  93. * 15AP. not affected - worked around in hardware
  94. * 16AP. not affected - worked around in hardware
  95. * 17AP. not affected - worked around in hardware
  96. * 18AP. not affected - worked around in hardware
  97. * 19AP. not affected - worked around in BIOS
  98. *
  99. * If this sounds worrying believe me these bugs are either ___RARE___,
  100. * or are signal timing bugs worked around in hardware and there's
  101. * about nothing of note with C stepping upwards.
  102. */
  103. DEFINE_PER_CPU(struct tlb_state, cpu_tlbstate) ____cacheline_aligned = { &init_mm, 0, };
  104. /*
  105. * the following functions deal with sending IPIs between CPUs.
  106. *
  107. * We use 'broadcast', CPU->CPU IPIs and self-IPIs too.
  108. */
  109. static inline int __prepare_ICR (unsigned int shortcut, int vector)
  110. {
  111. return APIC_DM_FIXED | shortcut | vector | APIC_DEST_LOGICAL;
  112. }
  113. static inline int __prepare_ICR2 (unsigned int mask)
  114. {
  115. return SET_APIC_DEST_FIELD(mask);
  116. }
  117. void __send_IPI_shortcut(unsigned int shortcut, int vector)
  118. {
  119. /*
  120. * Subtle. In the case of the 'never do double writes' workaround
  121. * we have to lock out interrupts to be safe. As we don't care
  122. * of the value read we use an atomic rmw access to avoid costly
  123. * cli/sti. Otherwise we use an even cheaper single atomic write
  124. * to the APIC.
  125. */
  126. unsigned int cfg;
  127. /*
  128. * Wait for idle.
  129. */
  130. apic_wait_icr_idle();
  131. /*
  132. * No need to touch the target chip field
  133. */
  134. cfg = __prepare_ICR(shortcut, vector);
  135. /*
  136. * Send the IPI. The write to APIC_ICR fires this off.
  137. */
  138. apic_write_around(APIC_ICR, cfg);
  139. }
  140. void fastcall send_IPI_self(int vector)
  141. {
  142. __send_IPI_shortcut(APIC_DEST_SELF, vector);
  143. }
  144. /*
  145. * This is only used on smaller machines.
  146. */
  147. void send_IPI_mask_bitmask(cpumask_t cpumask, int vector)
  148. {
  149. unsigned long mask = cpus_addr(cpumask)[0];
  150. unsigned long cfg;
  151. unsigned long flags;
  152. local_irq_save(flags);
  153. WARN_ON(mask & ~cpus_addr(cpu_online_map)[0]);
  154. /*
  155. * Wait for idle.
  156. */
  157. apic_wait_icr_idle();
  158. /*
  159. * prepare target chip field
  160. */
  161. cfg = __prepare_ICR2(mask);
  162. apic_write_around(APIC_ICR2, cfg);
  163. /*
  164. * program the ICR
  165. */
  166. cfg = __prepare_ICR(0, vector);
  167. /*
  168. * Send the IPI. The write to APIC_ICR fires this off.
  169. */
  170. apic_write_around(APIC_ICR, cfg);
  171. local_irq_restore(flags);
  172. }
  173. void send_IPI_mask_sequence(cpumask_t mask, int vector)
  174. {
  175. unsigned long cfg, flags;
  176. unsigned int query_cpu;
  177. /*
  178. * Hack. The clustered APIC addressing mode doesn't allow us to send
  179. * to an arbitrary mask, so I do a unicasts to each CPU instead. This
  180. * should be modified to do 1 message per cluster ID - mbligh
  181. */
  182. local_irq_save(flags);
  183. for (query_cpu = 0; query_cpu < NR_CPUS; ++query_cpu) {
  184. if (cpu_isset(query_cpu, mask)) {
  185. /*
  186. * Wait for idle.
  187. */
  188. apic_wait_icr_idle();
  189. /*
  190. * prepare target chip field
  191. */
  192. cfg = __prepare_ICR2(cpu_to_logical_apicid(query_cpu));
  193. apic_write_around(APIC_ICR2, cfg);
  194. /*
  195. * program the ICR
  196. */
  197. cfg = __prepare_ICR(0, vector);
  198. /*
  199. * Send the IPI. The write to APIC_ICR fires this off.
  200. */
  201. apic_write_around(APIC_ICR, cfg);
  202. }
  203. }
  204. local_irq_restore(flags);
  205. }
  206. #include <mach_ipi.h> /* must come after the send_IPI functions above for inlining */
  207. /*
  208. * Smarter SMP flushing macros.
  209. * c/o Linus Torvalds.
  210. *
  211. * These mean you can really definitely utterly forget about
  212. * writing to user space from interrupts. (Its not allowed anyway).
  213. *
  214. * Optimizations Manfred Spraul <manfred@colorfullife.com>
  215. */
  216. static cpumask_t flush_cpumask;
  217. static struct mm_struct * flush_mm;
  218. static unsigned long flush_va;
  219. static DEFINE_SPINLOCK(tlbstate_lock);
  220. #define FLUSH_ALL 0xffffffff
  221. /*
  222. * We cannot call mmdrop() because we are in interrupt context,
  223. * instead update mm->cpu_vm_mask.
  224. *
  225. * We need to reload %cr3 since the page tables may be going
  226. * away from under us..
  227. */
  228. static inline void leave_mm (unsigned long cpu)
  229. {
  230. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
  231. BUG();
  232. cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
  233. load_cr3(swapper_pg_dir);
  234. }
  235. /*
  236. *
  237. * The flush IPI assumes that a thread switch happens in this order:
  238. * [cpu0: the cpu that switches]
  239. * 1) switch_mm() either 1a) or 1b)
  240. * 1a) thread switch to a different mm
  241. * 1a1) cpu_clear(cpu, old_mm->cpu_vm_mask);
  242. * Stop ipi delivery for the old mm. This is not synchronized with
  243. * the other cpus, but smp_invalidate_interrupt ignore flush ipis
  244. * for the wrong mm, and in the worst case we perform a superflous
  245. * tlb flush.
  246. * 1a2) set cpu_tlbstate to TLBSTATE_OK
  247. * Now the smp_invalidate_interrupt won't call leave_mm if cpu0
  248. * was in lazy tlb mode.
  249. * 1a3) update cpu_tlbstate[].active_mm
  250. * Now cpu0 accepts tlb flushes for the new mm.
  251. * 1a4) cpu_set(cpu, new_mm->cpu_vm_mask);
  252. * Now the other cpus will send tlb flush ipis.
  253. * 1a4) change cr3.
  254. * 1b) thread switch without mm change
  255. * cpu_tlbstate[].active_mm is correct, cpu0 already handles
  256. * flush ipis.
  257. * 1b1) set cpu_tlbstate to TLBSTATE_OK
  258. * 1b2) test_and_set the cpu bit in cpu_vm_mask.
  259. * Atomically set the bit [other cpus will start sending flush ipis],
  260. * and test the bit.
  261. * 1b3) if the bit was 0: leave_mm was called, flush the tlb.
  262. * 2) switch %%esp, ie current
  263. *
  264. * The interrupt must handle 2 special cases:
  265. * - cr3 is changed before %%esp, ie. it cannot use current->{active_,}mm.
  266. * - the cpu performs speculative tlb reads, i.e. even if the cpu only
  267. * runs in kernel space, the cpu could load tlb entries for user space
  268. * pages.
  269. *
  270. * The good news is that cpu_tlbstate is local to each cpu, no
  271. * write/read ordering problems.
  272. */
  273. /*
  274. * TLB flush IPI:
  275. *
  276. * 1) Flush the tlb entries if the cpu uses the mm that's being flushed.
  277. * 2) Leave the mm if we are in the lazy tlb mode.
  278. */
  279. fastcall void smp_invalidate_interrupt(struct pt_regs *regs)
  280. {
  281. unsigned long cpu;
  282. cpu = get_cpu();
  283. if (!cpu_isset(cpu, flush_cpumask))
  284. goto out;
  285. /*
  286. * This was a BUG() but until someone can quote me the
  287. * line from the intel manual that guarantees an IPI to
  288. * multiple CPUs is retried _only_ on the erroring CPUs
  289. * its staying as a return
  290. *
  291. * BUG();
  292. */
  293. if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
  294. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
  295. if (flush_va == FLUSH_ALL)
  296. local_flush_tlb();
  297. else
  298. __flush_tlb_one(flush_va);
  299. } else
  300. leave_mm(cpu);
  301. }
  302. ack_APIC_irq();
  303. smp_mb__before_clear_bit();
  304. cpu_clear(cpu, flush_cpumask);
  305. smp_mb__after_clear_bit();
  306. out:
  307. put_cpu_no_resched();
  308. }
  309. static void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
  310. unsigned long va)
  311. {
  312. /*
  313. * A couple of (to be removed) sanity checks:
  314. *
  315. * - current CPU must not be in mask
  316. * - mask must exist :)
  317. */
  318. BUG_ON(cpus_empty(cpumask));
  319. BUG_ON(cpu_isset(smp_processor_id(), cpumask));
  320. BUG_ON(!mm);
  321. /* If a CPU which we ran on has gone down, OK. */
  322. cpus_and(cpumask, cpumask, cpu_online_map);
  323. if (cpus_empty(cpumask))
  324. return;
  325. /*
  326. * i'm not happy about this global shared spinlock in the
  327. * MM hot path, but we'll see how contended it is.
  328. * Temporarily this turns IRQs off, so that lockups are
  329. * detected by the NMI watchdog.
  330. */
  331. spin_lock(&tlbstate_lock);
  332. flush_mm = mm;
  333. flush_va = va;
  334. #if NR_CPUS <= BITS_PER_LONG
  335. atomic_set_mask(cpumask, &flush_cpumask);
  336. #else
  337. {
  338. int k;
  339. unsigned long *flush_mask = (unsigned long *)&flush_cpumask;
  340. unsigned long *cpu_mask = (unsigned long *)&cpumask;
  341. for (k = 0; k < BITS_TO_LONGS(NR_CPUS); ++k)
  342. atomic_set_mask(cpu_mask[k], &flush_mask[k]);
  343. }
  344. #endif
  345. /*
  346. * We have to send the IPI only to
  347. * CPUs affected.
  348. */
  349. send_IPI_mask(cpumask, INVALIDATE_TLB_VECTOR);
  350. while (!cpus_empty(flush_cpumask))
  351. /* nothing. lockup detection does not belong here */
  352. mb();
  353. flush_mm = NULL;
  354. flush_va = 0;
  355. spin_unlock(&tlbstate_lock);
  356. }
  357. void flush_tlb_current_task(void)
  358. {
  359. struct mm_struct *mm = current->mm;
  360. cpumask_t cpu_mask;
  361. preempt_disable();
  362. cpu_mask = mm->cpu_vm_mask;
  363. cpu_clear(smp_processor_id(), cpu_mask);
  364. local_flush_tlb();
  365. if (!cpus_empty(cpu_mask))
  366. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  367. preempt_enable();
  368. }
  369. void flush_tlb_mm (struct mm_struct * mm)
  370. {
  371. cpumask_t cpu_mask;
  372. preempt_disable();
  373. cpu_mask = mm->cpu_vm_mask;
  374. cpu_clear(smp_processor_id(), cpu_mask);
  375. if (current->active_mm == mm) {
  376. if (current->mm)
  377. local_flush_tlb();
  378. else
  379. leave_mm(smp_processor_id());
  380. }
  381. if (!cpus_empty(cpu_mask))
  382. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  383. preempt_enable();
  384. }
  385. void flush_tlb_page(struct vm_area_struct * vma, unsigned long va)
  386. {
  387. struct mm_struct *mm = vma->vm_mm;
  388. cpumask_t cpu_mask;
  389. preempt_disable();
  390. cpu_mask = mm->cpu_vm_mask;
  391. cpu_clear(smp_processor_id(), cpu_mask);
  392. if (current->active_mm == mm) {
  393. if(current->mm)
  394. __flush_tlb_one(va);
  395. else
  396. leave_mm(smp_processor_id());
  397. }
  398. if (!cpus_empty(cpu_mask))
  399. flush_tlb_others(cpu_mask, mm, va);
  400. preempt_enable();
  401. }
  402. EXPORT_SYMBOL(flush_tlb_page);
  403. static void do_flush_tlb_all(void* info)
  404. {
  405. unsigned long cpu = smp_processor_id();
  406. __flush_tlb_all();
  407. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
  408. leave_mm(cpu);
  409. }
  410. void flush_tlb_all(void)
  411. {
  412. on_each_cpu(do_flush_tlb_all, NULL, 1, 1);
  413. }
  414. /*
  415. * this function sends a 'reschedule' IPI to another CPU.
  416. * it goes straight through and wastes no time serializing
  417. * anything. Worst case is that we lose a reschedule ...
  418. */
  419. void smp_send_reschedule(int cpu)
  420. {
  421. WARN_ON(cpu_is_offline(cpu));
  422. send_IPI_mask(cpumask_of_cpu(cpu), RESCHEDULE_VECTOR);
  423. }
  424. /*
  425. * Structure and data for smp_call_function(). This is designed to minimise
  426. * static memory requirements. It also looks cleaner.
  427. */
  428. static DEFINE_SPINLOCK(call_lock);
  429. struct call_data_struct {
  430. void (*func) (void *info);
  431. void *info;
  432. atomic_t started;
  433. atomic_t finished;
  434. int wait;
  435. };
  436. void lock_ipi_call_lock(void)
  437. {
  438. spin_lock_irq(&call_lock);
  439. }
  440. void unlock_ipi_call_lock(void)
  441. {
  442. spin_unlock_irq(&call_lock);
  443. }
  444. static struct call_data_struct * call_data;
  445. /*
  446. * this function sends a 'generic call function' IPI to all other CPUs
  447. * in the system.
  448. */
  449. int smp_call_function (void (*func) (void *info), void *info, int nonatomic,
  450. int wait)
  451. /*
  452. * [SUMMARY] Run a function on all other CPUs.
  453. * <func> The function to run. This must be fast and non-blocking.
  454. * <info> An arbitrary pointer to pass to the function.
  455. * <nonatomic> currently unused.
  456. * <wait> If true, wait (atomically) until function has completed on other CPUs.
  457. * [RETURNS] 0 on success, else a negative status code. Does not return until
  458. * remote CPUs are nearly ready to execute <<func>> or are or have executed.
  459. *
  460. * You must not call this function with disabled interrupts or from a
  461. * hardware interrupt handler or from a bottom half handler.
  462. */
  463. {
  464. struct call_data_struct data;
  465. int cpus;
  466. /* Holding any lock stops cpus from going down. */
  467. spin_lock(&call_lock);
  468. cpus = num_online_cpus() - 1;
  469. if (!cpus) {
  470. spin_unlock(&call_lock);
  471. return 0;
  472. }
  473. /* Can deadlock when called with interrupts disabled */
  474. WARN_ON(irqs_disabled());
  475. data.func = func;
  476. data.info = info;
  477. atomic_set(&data.started, 0);
  478. data.wait = wait;
  479. if (wait)
  480. atomic_set(&data.finished, 0);
  481. call_data = &data;
  482. mb();
  483. /* Send a message to all other CPUs and wait for them to respond */
  484. send_IPI_allbutself(CALL_FUNCTION_VECTOR);
  485. /* Wait for response */
  486. while (atomic_read(&data.started) != cpus)
  487. cpu_relax();
  488. if (wait)
  489. while (atomic_read(&data.finished) != cpus)
  490. cpu_relax();
  491. spin_unlock(&call_lock);
  492. return 0;
  493. }
  494. EXPORT_SYMBOL(smp_call_function);
  495. static void stop_this_cpu (void * dummy)
  496. {
  497. /*
  498. * Remove this CPU:
  499. */
  500. cpu_clear(smp_processor_id(), cpu_online_map);
  501. local_irq_disable();
  502. disable_local_APIC();
  503. if (cpu_data[smp_processor_id()].hlt_works_ok)
  504. for(;;) halt();
  505. for (;;);
  506. }
  507. /*
  508. * this function calls the 'stop' function on all other CPUs in the system.
  509. */
  510. void smp_send_stop(void)
  511. {
  512. smp_call_function(stop_this_cpu, NULL, 1, 0);
  513. local_irq_disable();
  514. disable_local_APIC();
  515. local_irq_enable();
  516. }
  517. /*
  518. * Reschedule call back. Nothing to do,
  519. * all the work is done automatically when
  520. * we return from the interrupt.
  521. */
  522. fastcall void smp_reschedule_interrupt(struct pt_regs *regs)
  523. {
  524. ack_APIC_irq();
  525. }
  526. fastcall void smp_call_function_interrupt(struct pt_regs *regs)
  527. {
  528. void (*func) (void *info) = call_data->func;
  529. void *info = call_data->info;
  530. int wait = call_data->wait;
  531. ack_APIC_irq();
  532. /*
  533. * Notify initiating CPU that I've grabbed the data and am
  534. * about to execute the function
  535. */
  536. mb();
  537. atomic_inc(&call_data->started);
  538. /*
  539. * At this point the info structure may be out of scope unless wait==1
  540. */
  541. irq_enter();
  542. (*func)(info);
  543. irq_exit();
  544. if (wait) {
  545. mb();
  546. atomic_inc(&call_data->finished);
  547. }
  548. }