cpufreq-nforce2.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * (C) 2004 Sebastian Witt <se.witt@gmx.net>
  3. *
  4. * Licensed under the terms of the GNU GPL License version 2.
  5. * Based upon reverse engineered information
  6. *
  7. * BIG FAT DISCLAIMER: Work in progress code. Possibly *dangerous*
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/init.h>
  13. #include <linux/cpufreq.h>
  14. #include <linux/pci.h>
  15. #include <linux/delay.h>
  16. #define NFORCE2_XTAL 25
  17. #define NFORCE2_BOOTFSB 0x48
  18. #define NFORCE2_PLLENABLE 0xa8
  19. #define NFORCE2_PLLREG 0xa4
  20. #define NFORCE2_PLLADR 0xa0
  21. #define NFORCE2_PLL(mul, div) (0x100000 | (mul << 8) | div)
  22. #define NFORCE2_MIN_FSB 50
  23. #define NFORCE2_SAFE_DISTANCE 50
  24. /* Delay in ms between FSB changes */
  25. //#define NFORCE2_DELAY 10
  26. /* nforce2_chipset:
  27. * FSB is changed using the chipset
  28. */
  29. static struct pci_dev *nforce2_chipset_dev;
  30. /* fid:
  31. * multiplier * 10
  32. */
  33. static int fid = 0;
  34. /* min_fsb, max_fsb:
  35. * minimum and maximum FSB (= FSB at boot time)
  36. */
  37. static int min_fsb = 0;
  38. static int max_fsb = 0;
  39. MODULE_AUTHOR("Sebastian Witt <se.witt@gmx.net>");
  40. MODULE_DESCRIPTION("nForce2 FSB changing cpufreq driver");
  41. MODULE_LICENSE("GPL");
  42. module_param(fid, int, 0444);
  43. module_param(min_fsb, int, 0444);
  44. MODULE_PARM_DESC(fid, "CPU multiplier to use (11.5 = 115)");
  45. MODULE_PARM_DESC(min_fsb,
  46. "Minimum FSB to use, if not defined: current FSB - 50");
  47. #define dprintk(msg...) cpufreq_debug_printk(CPUFREQ_DEBUG_DRIVER, "cpufreq-nforce2", msg)
  48. /*
  49. * nforce2_calc_fsb - calculate FSB
  50. * @pll: PLL value
  51. *
  52. * Calculates FSB from PLL value
  53. */
  54. static int nforce2_calc_fsb(int pll)
  55. {
  56. unsigned char mul, div;
  57. mul = (pll >> 8) & 0xff;
  58. div = pll & 0xff;
  59. if (div > 0)
  60. return NFORCE2_XTAL * mul / div;
  61. return 0;
  62. }
  63. /*
  64. * nforce2_calc_pll - calculate PLL value
  65. * @fsb: FSB
  66. *
  67. * Calculate PLL value for given FSB
  68. */
  69. static int nforce2_calc_pll(unsigned int fsb)
  70. {
  71. unsigned char xmul, xdiv;
  72. unsigned char mul = 0, div = 0;
  73. int tried = 0;
  74. /* Try to calculate multiplier and divider up to 4 times */
  75. while (((mul == 0) || (div == 0)) && (tried <= 3)) {
  76. for (xdiv = 1; xdiv <= 0x80; xdiv++)
  77. for (xmul = 1; xmul <= 0xfe; xmul++)
  78. if (nforce2_calc_fsb(NFORCE2_PLL(xmul, xdiv)) ==
  79. fsb + tried) {
  80. mul = xmul;
  81. div = xdiv;
  82. }
  83. tried++;
  84. }
  85. if ((mul == 0) || (div == 0))
  86. return -1;
  87. return NFORCE2_PLL(mul, div);
  88. }
  89. /*
  90. * nforce2_write_pll - write PLL value to chipset
  91. * @pll: PLL value
  92. *
  93. * Writes new FSB PLL value to chipset
  94. */
  95. static void nforce2_write_pll(int pll)
  96. {
  97. int temp;
  98. /* Set the pll addr. to 0x00 */
  99. temp = 0x00;
  100. pci_write_config_dword(nforce2_chipset_dev, NFORCE2_PLLADR, temp);
  101. /* Now write the value in all 64 registers */
  102. for (temp = 0; temp <= 0x3f; temp++) {
  103. pci_write_config_dword(nforce2_chipset_dev,
  104. NFORCE2_PLLREG, pll);
  105. }
  106. return;
  107. }
  108. /*
  109. * nforce2_fsb_read - Read FSB
  110. *
  111. * Read FSB from chipset
  112. * If bootfsb != 0, return FSB at boot-time
  113. */
  114. static unsigned int nforce2_fsb_read(int bootfsb)
  115. {
  116. struct pci_dev *nforce2_sub5;
  117. u32 fsb, temp = 0;
  118. /* Get chipset boot FSB from subdevice 5 (FSB at boot-time) */
  119. nforce2_sub5 = pci_get_subsys(PCI_VENDOR_ID_NVIDIA,
  120. 0x01EF,
  121. PCI_ANY_ID,
  122. PCI_ANY_ID,
  123. NULL);
  124. if (!nforce2_sub5)
  125. return 0;
  126. pci_read_config_dword(nforce2_sub5, NFORCE2_BOOTFSB, &fsb);
  127. fsb /= 1000000;
  128. /* Check if PLL register is already set */
  129. pci_read_config_byte(nforce2_chipset_dev,
  130. NFORCE2_PLLENABLE, (u8 *)&temp);
  131. if(bootfsb || !temp)
  132. return fsb;
  133. /* Use PLL register FSB value */
  134. pci_read_config_dword(nforce2_chipset_dev,
  135. NFORCE2_PLLREG, &temp);
  136. fsb = nforce2_calc_fsb(temp);
  137. return fsb;
  138. }
  139. /*
  140. * nforce2_set_fsb - set new FSB
  141. * @fsb: New FSB
  142. *
  143. * Sets new FSB
  144. */
  145. static int nforce2_set_fsb(unsigned int fsb)
  146. {
  147. u32 pll, temp = 0;
  148. unsigned int tfsb;
  149. int diff;
  150. if ((fsb > max_fsb) || (fsb < NFORCE2_MIN_FSB)) {
  151. printk(KERN_ERR "cpufreq: FSB %d is out of range!\n", fsb);
  152. return -EINVAL;
  153. }
  154. tfsb = nforce2_fsb_read(0);
  155. if (!tfsb) {
  156. printk(KERN_ERR "cpufreq: Error while reading the FSB\n");
  157. return -EINVAL;
  158. }
  159. /* First write? Then set actual value */
  160. pci_read_config_byte(nforce2_chipset_dev,
  161. NFORCE2_PLLENABLE, (u8 *)&temp);
  162. if (!temp) {
  163. pll = nforce2_calc_pll(tfsb);
  164. if (pll < 0)
  165. return -EINVAL;
  166. nforce2_write_pll(pll);
  167. }
  168. /* Enable write access */
  169. temp = 0x01;
  170. pci_write_config_byte(nforce2_chipset_dev, NFORCE2_PLLENABLE, (u8)temp);
  171. diff = tfsb - fsb;
  172. if (!diff)
  173. return 0;
  174. while ((tfsb != fsb) && (tfsb <= max_fsb) && (tfsb >= min_fsb)) {
  175. if (diff < 0)
  176. tfsb++;
  177. else
  178. tfsb--;
  179. /* Calculate the PLL reg. value */
  180. if ((pll = nforce2_calc_pll(tfsb)) == -1)
  181. return -EINVAL;
  182. nforce2_write_pll(pll);
  183. #ifdef NFORCE2_DELAY
  184. mdelay(NFORCE2_DELAY);
  185. #endif
  186. }
  187. temp = 0x40;
  188. pci_write_config_byte(nforce2_chipset_dev, NFORCE2_PLLADR, (u8)temp);
  189. return 0;
  190. }
  191. /**
  192. * nforce2_get - get the CPU frequency
  193. * @cpu: CPU number
  194. *
  195. * Returns the CPU frequency
  196. */
  197. static unsigned int nforce2_get(unsigned int cpu)
  198. {
  199. if (cpu)
  200. return 0;
  201. return nforce2_fsb_read(0) * fid * 100;
  202. }
  203. /**
  204. * nforce2_target - set a new CPUFreq policy
  205. * @policy: new policy
  206. * @target_freq: the target frequency
  207. * @relation: how that frequency relates to achieved frequency (CPUFREQ_RELATION_L or CPUFREQ_RELATION_H)
  208. *
  209. * Sets a new CPUFreq policy.
  210. */
  211. static int nforce2_target(struct cpufreq_policy *policy,
  212. unsigned int target_freq, unsigned int relation)
  213. {
  214. // unsigned long flags;
  215. struct cpufreq_freqs freqs;
  216. unsigned int target_fsb;
  217. if ((target_freq > policy->max) || (target_freq < policy->min))
  218. return -EINVAL;
  219. target_fsb = target_freq / (fid * 100);
  220. freqs.old = nforce2_get(policy->cpu);
  221. freqs.new = target_fsb * fid * 100;
  222. freqs.cpu = 0; /* Only one CPU on nForce2 plattforms */
  223. if (freqs.old == freqs.new)
  224. return 0;
  225. dprintk(KERN_INFO "cpufreq: Old CPU frequency %d kHz, new %d kHz\n",
  226. freqs.old, freqs.new);
  227. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  228. /* Disable IRQs */
  229. //local_irq_save(flags);
  230. if (nforce2_set_fsb(target_fsb) < 0)
  231. printk(KERN_ERR "cpufreq: Changing FSB to %d failed\n",
  232. target_fsb);
  233. else
  234. dprintk(KERN_INFO "cpufreq: Changed FSB successfully to %d\n",
  235. target_fsb);
  236. /* Enable IRQs */
  237. //local_irq_restore(flags);
  238. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  239. return 0;
  240. }
  241. /**
  242. * nforce2_verify - verifies a new CPUFreq policy
  243. * @policy: new policy
  244. */
  245. static int nforce2_verify(struct cpufreq_policy *policy)
  246. {
  247. unsigned int fsb_pol_max;
  248. fsb_pol_max = policy->max / (fid * 100);
  249. if (policy->min < (fsb_pol_max * fid * 100))
  250. policy->max = (fsb_pol_max + 1) * fid * 100;
  251. cpufreq_verify_within_limits(policy,
  252. policy->cpuinfo.min_freq,
  253. policy->cpuinfo.max_freq);
  254. return 0;
  255. }
  256. static int nforce2_cpu_init(struct cpufreq_policy *policy)
  257. {
  258. unsigned int fsb;
  259. unsigned int rfid;
  260. /* capability check */
  261. if (policy->cpu != 0)
  262. return -ENODEV;
  263. /* Get current FSB */
  264. fsb = nforce2_fsb_read(0);
  265. if (!fsb)
  266. return -EIO;
  267. /* FIX: Get FID from CPU */
  268. if (!fid) {
  269. if (!cpu_khz) {
  270. printk(KERN_WARNING
  271. "cpufreq: cpu_khz not set, can't calculate multiplier!\n");
  272. return -ENODEV;
  273. }
  274. fid = cpu_khz / (fsb * 100);
  275. rfid = fid % 5;
  276. if (rfid) {
  277. if (rfid > 2)
  278. fid += 5 - rfid;
  279. else
  280. fid -= rfid;
  281. }
  282. }
  283. printk(KERN_INFO "cpufreq: FSB currently at %i MHz, FID %d.%d\n", fsb,
  284. fid / 10, fid % 10);
  285. /* Set maximum FSB to FSB at boot time */
  286. max_fsb = nforce2_fsb_read(1);
  287. if(!max_fsb)
  288. return -EIO;
  289. if (!min_fsb)
  290. min_fsb = max_fsb - NFORCE2_SAFE_DISTANCE;
  291. if (min_fsb < NFORCE2_MIN_FSB)
  292. min_fsb = NFORCE2_MIN_FSB;
  293. /* cpuinfo and default policy values */
  294. policy->cpuinfo.min_freq = min_fsb * fid * 100;
  295. policy->cpuinfo.max_freq = max_fsb * fid * 100;
  296. policy->cpuinfo.transition_latency = CPUFREQ_ETERNAL;
  297. policy->cur = nforce2_get(policy->cpu);
  298. policy->min = policy->cpuinfo.min_freq;
  299. policy->max = policy->cpuinfo.max_freq;
  300. policy->governor = CPUFREQ_DEFAULT_GOVERNOR;
  301. return 0;
  302. }
  303. static int nforce2_cpu_exit(struct cpufreq_policy *policy)
  304. {
  305. return 0;
  306. }
  307. static struct cpufreq_driver nforce2_driver = {
  308. .name = "nforce2",
  309. .verify = nforce2_verify,
  310. .target = nforce2_target,
  311. .get = nforce2_get,
  312. .init = nforce2_cpu_init,
  313. .exit = nforce2_cpu_exit,
  314. .owner = THIS_MODULE,
  315. };
  316. /**
  317. * nforce2_detect_chipset - detect the Southbridge which contains FSB PLL logic
  318. *
  319. * Detects nForce2 A2 and C1 stepping
  320. *
  321. */
  322. static unsigned int nforce2_detect_chipset(void)
  323. {
  324. u8 revision;
  325. nforce2_chipset_dev = pci_get_subsys(PCI_VENDOR_ID_NVIDIA,
  326. PCI_DEVICE_ID_NVIDIA_NFORCE2,
  327. PCI_ANY_ID,
  328. PCI_ANY_ID,
  329. NULL);
  330. if (nforce2_chipset_dev == NULL)
  331. return -ENODEV;
  332. pci_read_config_byte(nforce2_chipset_dev, PCI_REVISION_ID, &revision);
  333. printk(KERN_INFO "cpufreq: Detected nForce2 chipset revision %X\n",
  334. revision);
  335. printk(KERN_INFO
  336. "cpufreq: FSB changing is maybe unstable and can lead to crashes and data loss.\n");
  337. return 0;
  338. }
  339. /**
  340. * nforce2_init - initializes the nForce2 CPUFreq driver
  341. *
  342. * Initializes the nForce2 FSB support. Returns -ENODEV on unsupported
  343. * devices, -EINVAL on problems during initiatization, and zero on
  344. * success.
  345. */
  346. static int __init nforce2_init(void)
  347. {
  348. /* TODO: do we need to detect the processor? */
  349. /* detect chipset */
  350. if (nforce2_detect_chipset()) {
  351. printk(KERN_ERR "cpufreq: No nForce2 chipset.\n");
  352. return -ENODEV;
  353. }
  354. return cpufreq_register_driver(&nforce2_driver);
  355. }
  356. /**
  357. * nforce2_exit - unregisters cpufreq module
  358. *
  359. * Unregisters nForce2 FSB change support.
  360. */
  361. static void __exit nforce2_exit(void)
  362. {
  363. cpufreq_unregister_driver(&nforce2_driver);
  364. }
  365. module_init(nforce2_init);
  366. module_exit(nforce2_exit);