unaligned.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /* unaligned.c: unalignment fixup handler for CPUs on which it is supported (FR451 only)
  2. *
  3. * Copyright (C) 2004 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/config.h>
  12. #include <linux/sched.h>
  13. #include <linux/signal.h>
  14. #include <linux/kernel.h>
  15. #include <linux/mm.h>
  16. #include <linux/types.h>
  17. #include <linux/user.h>
  18. #include <linux/string.h>
  19. #include <linux/linkage.h>
  20. #include <linux/init.h>
  21. #include <asm/setup.h>
  22. #include <asm/system.h>
  23. #include <asm/uaccess.h>
  24. #if 0
  25. #define kdebug(fmt, ...) printk("FDPIC "fmt"\n" ,##__VA_ARGS__ )
  26. #else
  27. #define kdebug(fmt, ...) do {} while(0)
  28. #endif
  29. #define _MA_SIGNED 0x01
  30. #define _MA_HALF 0x02
  31. #define _MA_WORD 0x04
  32. #define _MA_DWORD 0x08
  33. #define _MA_SZ_MASK 0x0e
  34. #define _MA_LOAD 0x10
  35. #define _MA_STORE 0x20
  36. #define _MA_UPDATE 0x40
  37. #define _MA_IMM 0x80
  38. #define _MA_LDxU _MA_LOAD | _MA_UPDATE
  39. #define _MA_LDxI _MA_LOAD | _MA_IMM
  40. #define _MA_STxU _MA_STORE | _MA_UPDATE
  41. #define _MA_STxI _MA_STORE | _MA_IMM
  42. static const uint8_t tbl_LDGRk_reg[0x40] = {
  43. [0x02] = _MA_LOAD | _MA_HALF | _MA_SIGNED, /* LDSH @(GRi,GRj),GRk */
  44. [0x03] = _MA_LOAD | _MA_HALF, /* LDUH @(GRi,GRj),GRk */
  45. [0x04] = _MA_LOAD | _MA_WORD, /* LD @(GRi,GRj),GRk */
  46. [0x05] = _MA_LOAD | _MA_DWORD, /* LDD @(GRi,GRj),GRk */
  47. [0x12] = _MA_LDxU | _MA_HALF | _MA_SIGNED, /* LDSHU @(GRi,GRj),GRk */
  48. [0x13] = _MA_LDxU | _MA_HALF, /* LDUHU @(GRi,GRj),GRk */
  49. [0x14] = _MA_LDxU | _MA_WORD, /* LDU @(GRi,GRj),GRk */
  50. [0x15] = _MA_LDxU | _MA_DWORD, /* LDDU @(GRi,GRj),GRk */
  51. };
  52. static const uint8_t tbl_STGRk_reg[0x40] = {
  53. [0x01] = _MA_STORE | _MA_HALF, /* STH @(GRi,GRj),GRk */
  54. [0x02] = _MA_STORE | _MA_WORD, /* ST @(GRi,GRj),GRk */
  55. [0x03] = _MA_STORE | _MA_DWORD, /* STD @(GRi,GRj),GRk */
  56. [0x11] = _MA_STxU | _MA_HALF, /* STHU @(GRi,GRj),GRk */
  57. [0x12] = _MA_STxU | _MA_WORD, /* STU @(GRi,GRj),GRk */
  58. [0x13] = _MA_STxU | _MA_DWORD, /* STDU @(GRi,GRj),GRk */
  59. };
  60. static const uint8_t tbl_LDSTGRk_imm[0x80] = {
  61. [0x31] = _MA_LDxI | _MA_HALF | _MA_SIGNED, /* LDSHI @(GRi,d12),GRk */
  62. [0x32] = _MA_LDxI | _MA_WORD, /* LDI @(GRi,d12),GRk */
  63. [0x33] = _MA_LDxI | _MA_DWORD, /* LDDI @(GRi,d12),GRk */
  64. [0x36] = _MA_LDxI | _MA_HALF, /* LDUHI @(GRi,d12),GRk */
  65. [0x51] = _MA_STxI | _MA_HALF, /* STHI @(GRi,d12),GRk */
  66. [0x52] = _MA_STxI | _MA_WORD, /* STI @(GRi,d12),GRk */
  67. [0x53] = _MA_STxI | _MA_DWORD, /* STDI @(GRi,d12),GRk */
  68. };
  69. /*****************************************************************************/
  70. /*
  71. * see if we can handle the exception by fixing up a misaligned memory access
  72. */
  73. int handle_misalignment(unsigned long esr0, unsigned long ear0, unsigned long epcr0)
  74. {
  75. unsigned long insn, addr, *greg;
  76. int GRi, GRj, GRk, D12, op;
  77. union {
  78. uint64_t _64;
  79. uint32_t _32[2];
  80. uint16_t _16;
  81. uint8_t _8[8];
  82. } x;
  83. if (!(esr0 & ESR0_EAV) || !(epcr0 & EPCR0_V) || !(ear0 & 7))
  84. return -EAGAIN;
  85. epcr0 &= EPCR0_PC;
  86. if (__frame->pc != epcr0) {
  87. kdebug("MISALIGN: Execution not halted on excepting instruction\n");
  88. BUG();
  89. }
  90. if (__get_user(insn, (unsigned long *) epcr0) < 0)
  91. return -EFAULT;
  92. /* determine the instruction type first */
  93. switch ((insn >> 18) & 0x7f) {
  94. case 0x2:
  95. /* LDx @(GRi,GRj),GRk */
  96. op = tbl_LDGRk_reg[(insn >> 6) & 0x3f];
  97. break;
  98. case 0x3:
  99. /* STx GRk,@(GRi,GRj) */
  100. op = tbl_STGRk_reg[(insn >> 6) & 0x3f];
  101. break;
  102. default:
  103. op = tbl_LDSTGRk_imm[(insn >> 18) & 0x7f];
  104. break;
  105. }
  106. if (!op)
  107. return -EAGAIN;
  108. kdebug("MISALIGN: pc=%08lx insn=%08lx ad=%08lx op=%02x\n", epcr0, insn, ear0, op);
  109. memset(&x, 0xba, 8);
  110. /* validate the instruction parameters */
  111. greg = (unsigned long *) &__frame->tbr;
  112. GRi = (insn >> 12) & 0x3f;
  113. GRk = (insn >> 25) & 0x3f;
  114. if (GRi > 31 || GRk > 31)
  115. return -ENOENT;
  116. if (op & _MA_DWORD && GRk & 1)
  117. return -EINVAL;
  118. if (op & _MA_IMM) {
  119. D12 = insn & 0xfff;
  120. asm ("slli %0,#20,%0 ! srai %0,#20,%0" : "=r"(D12) : "0"(D12)); /* sign extend */
  121. addr = (GRi ? greg[GRi] : 0) + D12;
  122. }
  123. else {
  124. GRj = (insn >> 0) & 0x3f;
  125. if (GRj > 31)
  126. return -ENOENT;
  127. addr = (GRi ? greg[GRi] : 0) + (GRj ? greg[GRj] : 0);
  128. }
  129. if (addr != ear0) {
  130. kdebug("MISALIGN: Calculated addr (%08lx) does not match EAR0 (%08lx)\n",
  131. addr, ear0);
  132. return -EFAULT;
  133. }
  134. /* check the address is okay */
  135. if (user_mode(__frame) && ___range_ok(ear0, 8) < 0)
  136. return -EFAULT;
  137. /* perform the memory op */
  138. if (op & _MA_STORE) {
  139. /* perform a store */
  140. x._32[0] = 0;
  141. if (GRk != 0) {
  142. if (op & _MA_HALF) {
  143. x._16 = greg[GRk];
  144. }
  145. else {
  146. x._32[0] = greg[GRk];
  147. }
  148. }
  149. if (op & _MA_DWORD)
  150. x._32[1] = greg[GRk + 1];
  151. kdebug("MISALIGN: Store GR%d { %08x:%08x } -> %08lx (%dB)\n",
  152. GRk, x._32[1], x._32[0], addr, op & _MA_SZ_MASK);
  153. if (__memcpy_user((void *) addr, &x, op & _MA_SZ_MASK) != 0)
  154. return -EFAULT;
  155. }
  156. else {
  157. /* perform a load */
  158. if (__memcpy_user(&x, (void *) addr, op & _MA_SZ_MASK) != 0)
  159. return -EFAULT;
  160. if (op & _MA_HALF) {
  161. if (op & _MA_SIGNED)
  162. asm ("slli %0,#16,%0 ! srai %0,#16,%0"
  163. : "=r"(x._32[0]) : "0"(x._16));
  164. else
  165. asm ("sethi #0,%0"
  166. : "=r"(x._32[0]) : "0"(x._16));
  167. }
  168. kdebug("MISALIGN: Load %08lx (%dB) -> GR%d, { %08x:%08x }\n",
  169. addr, op & _MA_SZ_MASK, GRk, x._32[1], x._32[0]);
  170. if (GRk != 0)
  171. greg[GRk] = x._32[0];
  172. if (op & _MA_DWORD)
  173. greg[GRk + 1] = x._32[1];
  174. }
  175. /* update the base pointer if required */
  176. if (op & _MA_UPDATE)
  177. greg[GRi] = addr;
  178. /* well... we've done that insn */
  179. __frame->pc = __frame->pc + 4;
  180. return 0;
  181. } /* end handle_misalignment() */