dma.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /* dma.c: DMA controller management on FR401 and the like
  2. *
  3. * Copyright (C) 2004 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/sched.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/errno.h>
  15. #include <linux/init.h>
  16. #include <asm/dma.h>
  17. #include <asm/gpio-regs.h>
  18. #include <asm/irc-regs.h>
  19. #include <asm/cpu-irqs.h>
  20. struct frv_dma_channel {
  21. uint8_t flags;
  22. #define FRV_DMA_FLAGS_RESERVED 0x01
  23. #define FRV_DMA_FLAGS_INUSE 0x02
  24. #define FRV_DMA_FLAGS_PAUSED 0x04
  25. uint8_t cap; /* capabilities available */
  26. int irq; /* completion IRQ */
  27. uint32_t dreqbit;
  28. uint32_t dackbit;
  29. uint32_t donebit;
  30. const unsigned long ioaddr; /* DMA controller regs addr */
  31. const char *devname;
  32. dma_irq_handler_t handler;
  33. void *data;
  34. };
  35. #define __get_DMAC(IO,X) ({ *(volatile unsigned long *)((IO) + DMAC_##X##x); })
  36. #define __set_DMAC(IO,X,V) \
  37. do { \
  38. *(volatile unsigned long *)((IO) + DMAC_##X##x) = (V); \
  39. mb(); \
  40. } while(0)
  41. #define ___set_DMAC(IO,X,V) \
  42. do { \
  43. *(volatile unsigned long *)((IO) + DMAC_##X##x) = (V); \
  44. } while(0)
  45. static struct frv_dma_channel frv_dma_channels[FRV_DMA_NCHANS] = {
  46. [0] = {
  47. .cap = FRV_DMA_CAP_DREQ | FRV_DMA_CAP_DACK | FRV_DMA_CAP_DONE,
  48. .irq = IRQ_CPU_DMA0,
  49. .dreqbit = SIR_DREQ0_INPUT,
  50. .dackbit = SOR_DACK0_OUTPUT,
  51. .donebit = SOR_DONE0_OUTPUT,
  52. .ioaddr = 0xfe000900,
  53. },
  54. [1] = {
  55. .cap = FRV_DMA_CAP_DREQ | FRV_DMA_CAP_DACK | FRV_DMA_CAP_DONE,
  56. .irq = IRQ_CPU_DMA1,
  57. .dreqbit = SIR_DREQ1_INPUT,
  58. .dackbit = SOR_DACK1_OUTPUT,
  59. .donebit = SOR_DONE1_OUTPUT,
  60. .ioaddr = 0xfe000980,
  61. },
  62. [2] = {
  63. .cap = FRV_DMA_CAP_DREQ | FRV_DMA_CAP_DACK,
  64. .irq = IRQ_CPU_DMA2,
  65. .dreqbit = SIR_DREQ2_INPUT,
  66. .dackbit = SOR_DACK2_OUTPUT,
  67. .ioaddr = 0xfe000a00,
  68. },
  69. [3] = {
  70. .cap = FRV_DMA_CAP_DREQ | FRV_DMA_CAP_DACK,
  71. .irq = IRQ_CPU_DMA3,
  72. .dreqbit = SIR_DREQ3_INPUT,
  73. .dackbit = SOR_DACK3_OUTPUT,
  74. .ioaddr = 0xfe000a80,
  75. },
  76. [4] = {
  77. .cap = FRV_DMA_CAP_DREQ,
  78. .irq = IRQ_CPU_DMA4,
  79. .dreqbit = SIR_DREQ4_INPUT,
  80. .ioaddr = 0xfe001000,
  81. },
  82. [5] = {
  83. .cap = FRV_DMA_CAP_DREQ,
  84. .irq = IRQ_CPU_DMA5,
  85. .dreqbit = SIR_DREQ5_INPUT,
  86. .ioaddr = 0xfe001080,
  87. },
  88. [6] = {
  89. .cap = FRV_DMA_CAP_DREQ,
  90. .irq = IRQ_CPU_DMA6,
  91. .dreqbit = SIR_DREQ6_INPUT,
  92. .ioaddr = 0xfe001100,
  93. },
  94. [7] = {
  95. .cap = FRV_DMA_CAP_DREQ,
  96. .irq = IRQ_CPU_DMA7,
  97. .dreqbit = SIR_DREQ7_INPUT,
  98. .ioaddr = 0xfe001180,
  99. },
  100. };
  101. static DEFINE_RWLOCK(frv_dma_channels_lock);
  102. unsigned long frv_dma_inprogress;
  103. #define frv_clear_dma_inprogress(channel) \
  104. atomic_clear_mask(1 << (channel), &frv_dma_inprogress);
  105. #define frv_set_dma_inprogress(channel) \
  106. atomic_set_mask(1 << (channel), &frv_dma_inprogress);
  107. /*****************************************************************************/
  108. /*
  109. * DMA irq handler - determine channel involved, grab status and call real handler
  110. */
  111. static irqreturn_t dma_irq_handler(int irq, void *_channel, struct pt_regs *regs)
  112. {
  113. struct frv_dma_channel *channel = _channel;
  114. frv_clear_dma_inprogress(channel - frv_dma_channels);
  115. return channel->handler(channel - frv_dma_channels,
  116. __get_DMAC(channel->ioaddr, CSTR),
  117. channel->data,
  118. regs);
  119. } /* end dma_irq_handler() */
  120. /*****************************************************************************/
  121. /*
  122. * Determine which DMA controllers are present on this CPU
  123. */
  124. void __init frv_dma_init(void)
  125. {
  126. unsigned long psr = __get_PSR();
  127. int num_dma, i;
  128. /* First, determine how many DMA channels are available */
  129. switch (PSR_IMPLE(psr)) {
  130. case PSR_IMPLE_FR405:
  131. case PSR_IMPLE_FR451:
  132. case PSR_IMPLE_FR501:
  133. case PSR_IMPLE_FR551:
  134. num_dma = FRV_DMA_8CHANS;
  135. break;
  136. case PSR_IMPLE_FR401:
  137. default:
  138. num_dma = FRV_DMA_4CHANS;
  139. break;
  140. }
  141. /* Now mark all of the non-existent channels as reserved */
  142. for(i = num_dma; i < FRV_DMA_NCHANS; i++)
  143. frv_dma_channels[i].flags = FRV_DMA_FLAGS_RESERVED;
  144. } /* end frv_dma_init() */
  145. /*****************************************************************************/
  146. /*
  147. * allocate a DMA controller channel and the IRQ associated with it
  148. */
  149. int frv_dma_open(const char *devname,
  150. unsigned long dmamask,
  151. int dmacap,
  152. dma_irq_handler_t handler,
  153. unsigned long irq_flags,
  154. void *data)
  155. {
  156. struct frv_dma_channel *channel;
  157. int dma, ret;
  158. uint32_t val;
  159. write_lock(&frv_dma_channels_lock);
  160. ret = -ENOSPC;
  161. for (dma = FRV_DMA_NCHANS - 1; dma >= 0; dma--) {
  162. channel = &frv_dma_channels[dma];
  163. if (!test_bit(dma, &dmamask))
  164. continue;
  165. if ((channel->cap & dmacap) != dmacap)
  166. continue;
  167. if (!frv_dma_channels[dma].flags)
  168. goto found;
  169. }
  170. goto out;
  171. found:
  172. ret = request_irq(channel->irq, dma_irq_handler, irq_flags, devname, channel);
  173. if (ret < 0)
  174. goto out;
  175. /* okay, we've allocated all the resources */
  176. channel = &frv_dma_channels[dma];
  177. channel->flags |= FRV_DMA_FLAGS_INUSE;
  178. channel->devname = devname;
  179. channel->handler = handler;
  180. channel->data = data;
  181. /* Now make sure we are set up for DMA and not GPIO */
  182. /* SIR bit must be set for DMA to work */
  183. __set_SIR(channel->dreqbit | __get_SIR());
  184. /* SOR bits depend on what the caller requests */
  185. val = __get_SOR();
  186. if(dmacap & FRV_DMA_CAP_DACK)
  187. val |= channel->dackbit;
  188. else
  189. val &= ~channel->dackbit;
  190. if(dmacap & FRV_DMA_CAP_DONE)
  191. val |= channel->donebit;
  192. else
  193. val &= ~channel->donebit;
  194. __set_SOR(val);
  195. ret = dma;
  196. out:
  197. write_unlock(&frv_dma_channels_lock);
  198. return ret;
  199. } /* end frv_dma_open() */
  200. EXPORT_SYMBOL(frv_dma_open);
  201. /*****************************************************************************/
  202. /*
  203. * close a DMA channel and its associated interrupt
  204. */
  205. void frv_dma_close(int dma)
  206. {
  207. struct frv_dma_channel *channel = &frv_dma_channels[dma];
  208. unsigned long flags;
  209. write_lock_irqsave(&frv_dma_channels_lock, flags);
  210. free_irq(channel->irq, channel);
  211. frv_dma_stop(dma);
  212. channel->flags &= ~FRV_DMA_FLAGS_INUSE;
  213. write_unlock_irqrestore(&frv_dma_channels_lock, flags);
  214. } /* end frv_dma_close() */
  215. EXPORT_SYMBOL(frv_dma_close);
  216. /*****************************************************************************/
  217. /*
  218. * set static configuration on a DMA channel
  219. */
  220. void frv_dma_config(int dma, unsigned long ccfr, unsigned long cctr, unsigned long apr)
  221. {
  222. unsigned long ioaddr = frv_dma_channels[dma].ioaddr;
  223. ___set_DMAC(ioaddr, CCFR, ccfr);
  224. ___set_DMAC(ioaddr, CCTR, cctr);
  225. ___set_DMAC(ioaddr, APR, apr);
  226. mb();
  227. } /* end frv_dma_config() */
  228. EXPORT_SYMBOL(frv_dma_config);
  229. /*****************************************************************************/
  230. /*
  231. * start a DMA channel
  232. */
  233. void frv_dma_start(int dma,
  234. unsigned long sba, unsigned long dba,
  235. unsigned long pix, unsigned long six, unsigned long bcl)
  236. {
  237. unsigned long ioaddr = frv_dma_channels[dma].ioaddr;
  238. ___set_DMAC(ioaddr, SBA, sba);
  239. ___set_DMAC(ioaddr, DBA, dba);
  240. ___set_DMAC(ioaddr, PIX, pix);
  241. ___set_DMAC(ioaddr, SIX, six);
  242. ___set_DMAC(ioaddr, BCL, bcl);
  243. ___set_DMAC(ioaddr, CSTR, 0);
  244. mb();
  245. __set_DMAC(ioaddr, CCTR, __get_DMAC(ioaddr, CCTR) | DMAC_CCTRx_ACT);
  246. frv_set_dma_inprogress(dma);
  247. } /* end frv_dma_start() */
  248. EXPORT_SYMBOL(frv_dma_start);
  249. /*****************************************************************************/
  250. /*
  251. * restart a DMA channel that's been stopped in circular addressing mode by comparison-end
  252. */
  253. void frv_dma_restart_circular(int dma, unsigned long six)
  254. {
  255. unsigned long ioaddr = frv_dma_channels[dma].ioaddr;
  256. ___set_DMAC(ioaddr, SIX, six);
  257. ___set_DMAC(ioaddr, CSTR, __get_DMAC(ioaddr, CSTR) & ~DMAC_CSTRx_CE);
  258. mb();
  259. __set_DMAC(ioaddr, CCTR, __get_DMAC(ioaddr, CCTR) | DMAC_CCTRx_ACT);
  260. frv_set_dma_inprogress(dma);
  261. } /* end frv_dma_restart_circular() */
  262. EXPORT_SYMBOL(frv_dma_restart_circular);
  263. /*****************************************************************************/
  264. /*
  265. * stop a DMA channel
  266. */
  267. void frv_dma_stop(int dma)
  268. {
  269. unsigned long ioaddr = frv_dma_channels[dma].ioaddr;
  270. uint32_t cctr;
  271. ___set_DMAC(ioaddr, CSTR, 0);
  272. cctr = __get_DMAC(ioaddr, CCTR);
  273. cctr &= ~(DMAC_CCTRx_IE | DMAC_CCTRx_ACT);
  274. cctr |= DMAC_CCTRx_FC; /* fifo clear */
  275. __set_DMAC(ioaddr, CCTR, cctr);
  276. __set_DMAC(ioaddr, BCL, 0);
  277. frv_clear_dma_inprogress(dma);
  278. } /* end frv_dma_stop() */
  279. EXPORT_SYMBOL(frv_dma_stop);
  280. /*****************************************************************************/
  281. /*
  282. * test interrupt status of DMA channel
  283. */
  284. int is_frv_dma_interrupting(int dma)
  285. {
  286. unsigned long ioaddr = frv_dma_channels[dma].ioaddr;
  287. return __get_DMAC(ioaddr, CSTR) & (1 << 23);
  288. } /* end is_frv_dma_interrupting() */
  289. EXPORT_SYMBOL(is_frv_dma_interrupting);
  290. /*****************************************************************************/
  291. /*
  292. * dump data about a DMA channel
  293. */
  294. void frv_dma_dump(int dma)
  295. {
  296. unsigned long ioaddr = frv_dma_channels[dma].ioaddr;
  297. unsigned long cstr, pix, six, bcl;
  298. cstr = __get_DMAC(ioaddr, CSTR);
  299. pix = __get_DMAC(ioaddr, PIX);
  300. six = __get_DMAC(ioaddr, SIX);
  301. bcl = __get_DMAC(ioaddr, BCL);
  302. printk("DMA[%d] cstr=%lx pix=%lx six=%lx bcl=%lx\n", dma, cstr, pix, six, bcl);
  303. } /* end frv_dma_dump() */
  304. EXPORT_SYMBOL(frv_dma_dump);
  305. /*****************************************************************************/
  306. /*
  307. * pause all DMA controllers
  308. * - called by clock mangling routines
  309. * - caller must be holding interrupts disabled
  310. */
  311. void frv_dma_pause_all(void)
  312. {
  313. struct frv_dma_channel *channel;
  314. unsigned long ioaddr;
  315. unsigned long cstr, cctr;
  316. int dma;
  317. write_lock(&frv_dma_channels_lock);
  318. for (dma = FRV_DMA_NCHANS - 1; dma >= 0; dma--) {
  319. channel = &frv_dma_channels[dma];
  320. if (!(channel->flags & FRV_DMA_FLAGS_INUSE))
  321. continue;
  322. ioaddr = channel->ioaddr;
  323. cctr = __get_DMAC(ioaddr, CCTR);
  324. if (cctr & DMAC_CCTRx_ACT) {
  325. cctr &= ~DMAC_CCTRx_ACT;
  326. __set_DMAC(ioaddr, CCTR, cctr);
  327. do {
  328. cstr = __get_DMAC(ioaddr, CSTR);
  329. } while (cstr & DMAC_CSTRx_BUSY);
  330. if (cstr & DMAC_CSTRx_FED)
  331. channel->flags |= FRV_DMA_FLAGS_PAUSED;
  332. frv_clear_dma_inprogress(dma);
  333. }
  334. }
  335. } /* end frv_dma_pause_all() */
  336. EXPORT_SYMBOL(frv_dma_pause_all);
  337. /*****************************************************************************/
  338. /*
  339. * resume paused DMA controllers
  340. * - called by clock mangling routines
  341. * - caller must be holding interrupts disabled
  342. */
  343. void frv_dma_resume_all(void)
  344. {
  345. struct frv_dma_channel *channel;
  346. unsigned long ioaddr;
  347. unsigned long cstr, cctr;
  348. int dma;
  349. for (dma = FRV_DMA_NCHANS - 1; dma >= 0; dma--) {
  350. channel = &frv_dma_channels[dma];
  351. if (!(channel->flags & FRV_DMA_FLAGS_PAUSED))
  352. continue;
  353. ioaddr = channel->ioaddr;
  354. cstr = __get_DMAC(ioaddr, CSTR);
  355. cstr &= ~(DMAC_CSTRx_FED | DMAC_CSTRx_INT);
  356. __set_DMAC(ioaddr, CSTR, cstr);
  357. cctr = __get_DMAC(ioaddr, CCTR);
  358. cctr |= DMAC_CCTRx_ACT;
  359. __set_DMAC(ioaddr, CCTR, cctr);
  360. channel->flags &= ~FRV_DMA_FLAGS_PAUSED;
  361. frv_set_dma_inprogress(dma);
  362. }
  363. write_unlock(&frv_dma_channels_lock);
  364. } /* end frv_dma_resume_all() */
  365. EXPORT_SYMBOL(frv_dma_resume_all);
  366. /*****************************************************************************/
  367. /*
  368. * dma status clear
  369. */
  370. void frv_dma_status_clear(int dma)
  371. {
  372. unsigned long ioaddr = frv_dma_channels[dma].ioaddr;
  373. uint32_t cctr;
  374. ___set_DMAC(ioaddr, CSTR, 0);
  375. cctr = __get_DMAC(ioaddr, CCTR);
  376. } /* end frv_dma_status_clear() */
  377. EXPORT_SYMBOL(frv_dma_status_clear);