init.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /*
  2. * Set up paging and the MMU.
  3. *
  4. * Copyright (C) 2000-2003, Axis Communications AB.
  5. *
  6. * Authors: Bjorn Wesen <bjornw@axis.com>
  7. * Tobias Anderberg <tobiasa@axis.com>, CRISv32 port.
  8. */
  9. #include <linux/config.h>
  10. #include <linux/mmzone.h>
  11. #include <linux/init.h>
  12. #include <linux/bootmem.h>
  13. #include <linux/mm.h>
  14. #include <linux/config.h>
  15. #include <asm/pgtable.h>
  16. #include <asm/page.h>
  17. #include <asm/types.h>
  18. #include <asm/mmu.h>
  19. #include <asm/io.h>
  20. #include <asm/mmu_context.h>
  21. #include <asm/arch/hwregs/asm/mmu_defs_asm.h>
  22. #include <asm/arch/hwregs/supp_reg.h>
  23. extern void tlb_init(void);
  24. /*
  25. * The kernel is already mapped with linear mapping at kseg_c so there's no
  26. * need to map it with a page table. However, head.S also temporarily mapped it
  27. * at kseg_4 thus the ksegs are set up again. Also clear the TLB and do various
  28. * other paging stuff.
  29. */
  30. void __init
  31. cris_mmu_init(void)
  32. {
  33. unsigned long mmu_config;
  34. unsigned long mmu_kbase_hi;
  35. unsigned long mmu_kbase_lo;
  36. unsigned short mmu_page_id;
  37. /*
  38. * Make sure the current pgd table points to something sane, even if it
  39. * is most probably not used until the next switch_mm.
  40. */
  41. per_cpu(current_pgd, smp_processor_id()) = init_mm.pgd;
  42. #ifdef CONFIG_SMP
  43. {
  44. pgd_t **pgd;
  45. pgd = (pgd_t**)&per_cpu(current_pgd, smp_processor_id());
  46. SUPP_BANK_SEL(1);
  47. SUPP_REG_WR(RW_MM_TLB_PGD, pgd);
  48. SUPP_BANK_SEL(2);
  49. SUPP_REG_WR(RW_MM_TLB_PGD, pgd);
  50. }
  51. #endif
  52. /* Initialise the TLB. Function found in tlb.c. */
  53. tlb_init();
  54. /* Enable exceptions and initialize the kernel segments. */
  55. mmu_config = ( REG_STATE(mmu, rw_mm_cfg, we, on) |
  56. REG_STATE(mmu, rw_mm_cfg, acc, on) |
  57. REG_STATE(mmu, rw_mm_cfg, ex, on) |
  58. REG_STATE(mmu, rw_mm_cfg, inv, on) |
  59. REG_STATE(mmu, rw_mm_cfg, seg_f, linear) |
  60. REG_STATE(mmu, rw_mm_cfg, seg_e, linear) |
  61. REG_STATE(mmu, rw_mm_cfg, seg_d, page) |
  62. REG_STATE(mmu, rw_mm_cfg, seg_c, linear) |
  63. REG_STATE(mmu, rw_mm_cfg, seg_b, linear) |
  64. #ifndef CONFIG_ETRAXFS_SIM
  65. REG_STATE(mmu, rw_mm_cfg, seg_a, page) |
  66. #else
  67. REG_STATE(mmu, rw_mm_cfg, seg_a, linear) |
  68. #endif
  69. REG_STATE(mmu, rw_mm_cfg, seg_9, page) |
  70. REG_STATE(mmu, rw_mm_cfg, seg_8, page) |
  71. REG_STATE(mmu, rw_mm_cfg, seg_7, page) |
  72. REG_STATE(mmu, rw_mm_cfg, seg_6, page) |
  73. REG_STATE(mmu, rw_mm_cfg, seg_5, page) |
  74. REG_STATE(mmu, rw_mm_cfg, seg_4, page) |
  75. REG_STATE(mmu, rw_mm_cfg, seg_3, page) |
  76. REG_STATE(mmu, rw_mm_cfg, seg_2, page) |
  77. REG_STATE(mmu, rw_mm_cfg, seg_1, page) |
  78. REG_STATE(mmu, rw_mm_cfg, seg_0, page));
  79. mmu_kbase_hi = ( REG_FIELD(mmu, rw_mm_kbase_hi, base_f, 0x0) |
  80. REG_FIELD(mmu, rw_mm_kbase_hi, base_e, 0x8) |
  81. REG_FIELD(mmu, rw_mm_kbase_hi, base_d, 0x0) |
  82. #ifndef CONFIG_ETRAXFS_SIM
  83. REG_FIELD(mmu, rw_mm_kbase_hi, base_c, 0x4) |
  84. #else
  85. REG_FIELD(mmu, rw_mm_kbase_hi, base_c, 0x0) |
  86. #endif
  87. REG_FIELD(mmu, rw_mm_kbase_hi, base_b, 0xb) |
  88. #ifndef CONFIG_ETRAXFS_SIM
  89. REG_FIELD(mmu, rw_mm_kbase_hi, base_a, 0x0) |
  90. #else
  91. REG_FIELD(mmu, rw_mm_kbase_hi, base_a, 0xa) |
  92. #endif
  93. REG_FIELD(mmu, rw_mm_kbase_hi, base_9, 0x0) |
  94. REG_FIELD(mmu, rw_mm_kbase_hi, base_8, 0x0));
  95. mmu_kbase_lo = ( REG_FIELD(mmu, rw_mm_kbase_lo, base_7, 0x0) |
  96. REG_FIELD(mmu, rw_mm_kbase_lo, base_6, 0x0) |
  97. REG_FIELD(mmu, rw_mm_kbase_lo, base_5, 0x0) |
  98. REG_FIELD(mmu, rw_mm_kbase_lo, base_4, 0x0) |
  99. REG_FIELD(mmu, rw_mm_kbase_lo, base_3, 0x0) |
  100. REG_FIELD(mmu, rw_mm_kbase_lo, base_2, 0x0) |
  101. REG_FIELD(mmu, rw_mm_kbase_lo, base_1, 0x0) |
  102. REG_FIELD(mmu, rw_mm_kbase_lo, base_0, 0x0));
  103. mmu_page_id = REG_FIELD(mmu, rw_mm_tlb_hi, pid, 0);
  104. /* Update the instruction MMU. */
  105. SUPP_BANK_SEL(BANK_IM);
  106. SUPP_REG_WR(RW_MM_CFG, mmu_config);
  107. SUPP_REG_WR(RW_MM_KBASE_HI, mmu_kbase_hi);
  108. SUPP_REG_WR(RW_MM_KBASE_LO, mmu_kbase_lo);
  109. SUPP_REG_WR(RW_MM_TLB_HI, mmu_page_id);
  110. /* Update the data MMU. */
  111. SUPP_BANK_SEL(BANK_DM);
  112. SUPP_REG_WR(RW_MM_CFG, mmu_config);
  113. SUPP_REG_WR(RW_MM_KBASE_HI, mmu_kbase_hi);
  114. SUPP_REG_WR(RW_MM_KBASE_LO, mmu_kbase_lo);
  115. SUPP_REG_WR(RW_MM_TLB_HI, mmu_page_id);
  116. SPEC_REG_WR(SPEC_REG_PID, 0);
  117. /*
  118. * The MMU has been enabled ever since head.S but just to make it
  119. * totally obvious enable it here as well.
  120. */
  121. SUPP_BANK_SEL(BANK_GC);
  122. SUPP_REG_WR(RW_GC_CFG, 0xf); /* IMMU, DMMU, ICache, DCache on */
  123. }
  124. void __init
  125. paging_init(void)
  126. {
  127. int i;
  128. unsigned long zones_size[MAX_NR_ZONES];
  129. printk("Setting up paging and the MMU.\n");
  130. /* Clear out the init_mm.pgd that will contain the kernel's mappings. */
  131. for(i = 0; i < PTRS_PER_PGD; i++)
  132. swapper_pg_dir[i] = __pgd(0);
  133. cris_mmu_init();
  134. /*
  135. * Initialize the bad page table and bad page to point to a couple of
  136. * allocated pages.
  137. */
  138. empty_zero_page = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  139. memset((void *) empty_zero_page, 0, PAGE_SIZE);
  140. /* All pages are DMA'able in Etrax, so put all in the DMA'able zone. */
  141. zones_size[0] = ((unsigned long) high_memory - PAGE_OFFSET) >> PAGE_SHIFT;
  142. for (i = 1; i < MAX_NR_ZONES; i++)
  143. zones_size[i] = 0;
  144. /*
  145. * Use free_area_init_node instead of free_area_init, because it is
  146. * designed for systems where the DRAM starts at an address
  147. * substantially higher than 0, like us (we start at PAGE_OFFSET). This
  148. * saves space in the mem_map page array.
  149. */
  150. free_area_init_node(0, &contig_page_data, zones_size, PAGE_OFFSET >> PAGE_SHIFT, 0);
  151. mem_map = contig_page_data.node_mem_map;
  152. }