dma.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /* Wrapper for DMA channel allocator that starts clocks etc */
  2. #include <linux/kernel.h>
  3. #include <linux/spinlock.h>
  4. #include <asm/dma.h>
  5. #include <asm/arch/hwregs/reg_map.h>
  6. #include <asm/arch/hwregs/reg_rdwr.h>
  7. #include <asm/arch/hwregs/marb_defs.h>
  8. #include <asm/arch/hwregs/config_defs.h>
  9. #include <asm/arch/hwregs/strmux_defs.h>
  10. #include <linux/errno.h>
  11. #include <asm/system.h>
  12. #include <asm/arch/arbiter.h>
  13. static char used_dma_channels[MAX_DMA_CHANNELS];
  14. static const char * used_dma_channels_users[MAX_DMA_CHANNELS];
  15. static DEFINE_SPINLOCK(dma_lock);
  16. int crisv32_request_dma(unsigned int dmanr, const char * device_id,
  17. unsigned options, unsigned int bandwidth,
  18. enum dma_owner owner)
  19. {
  20. unsigned long flags;
  21. reg_config_rw_clk_ctrl clk_ctrl;
  22. reg_strmux_rw_cfg strmux_cfg;
  23. if (crisv32_arbiter_allocate_bandwith(dmanr,
  24. options & DMA_INT_MEM ? INT_REGION : EXT_REGION,
  25. bandwidth))
  26. return -ENOMEM;
  27. spin_lock_irqsave(&dma_lock, flags);
  28. if (used_dma_channels[dmanr]) {
  29. spin_unlock_irqrestore(&dma_lock, flags);
  30. if (options & DMA_VERBOSE_ON_ERROR) {
  31. printk("Failed to request DMA %i for %s, already allocated by %s\n", dmanr, device_id, used_dma_channels_users[dmanr]);
  32. }
  33. if (options & DMA_PANIC_ON_ERROR)
  34. panic("request_dma error!");
  35. return -EBUSY;
  36. }
  37. clk_ctrl = REG_RD(config, regi_config, rw_clk_ctrl);
  38. strmux_cfg = REG_RD(strmux, regi_strmux, rw_cfg);
  39. switch(dmanr)
  40. {
  41. case 0:
  42. case 1:
  43. clk_ctrl.dma01_eth0 = 1;
  44. break;
  45. case 2:
  46. case 3:
  47. clk_ctrl.dma23 = 1;
  48. break;
  49. case 4:
  50. case 5:
  51. clk_ctrl.dma45 = 1;
  52. break;
  53. case 6:
  54. case 7:
  55. clk_ctrl.dma67 = 1;
  56. break;
  57. case 8:
  58. case 9:
  59. clk_ctrl.dma89_strcop = 1;
  60. break;
  61. #if MAX_DMA_CHANNELS-1 != 9
  62. #error Check dma.c
  63. #endif
  64. default:
  65. spin_unlock_irqrestore(&dma_lock, flags);
  66. if (options & DMA_VERBOSE_ON_ERROR) {
  67. printk("Failed to request DMA %i for %s, only 0-%i valid)\n", dmanr, device_id, MAX_DMA_CHANNELS-1);
  68. }
  69. if (options & DMA_PANIC_ON_ERROR)
  70. panic("request_dma error!");
  71. return -EINVAL;
  72. }
  73. switch(owner)
  74. {
  75. case dma_eth0:
  76. if (dmanr == 0)
  77. strmux_cfg.dma0 = regk_strmux_eth0;
  78. else if (dmanr == 1)
  79. strmux_cfg.dma1 = regk_strmux_eth0;
  80. else
  81. panic("Invalid DMA channel for eth0\n");
  82. break;
  83. case dma_eth1:
  84. if (dmanr == 6)
  85. strmux_cfg.dma6 = regk_strmux_eth1;
  86. else if (dmanr == 7)
  87. strmux_cfg.dma7 = regk_strmux_eth1;
  88. else
  89. panic("Invalid DMA channel for eth1\n");
  90. break;
  91. case dma_iop0:
  92. if (dmanr == 2)
  93. strmux_cfg.dma2 = regk_strmux_iop0;
  94. else if (dmanr == 3)
  95. strmux_cfg.dma3 = regk_strmux_iop0;
  96. else
  97. panic("Invalid DMA channel for iop0\n");
  98. break;
  99. case dma_iop1:
  100. if (dmanr == 4)
  101. strmux_cfg.dma4 = regk_strmux_iop1;
  102. else if (dmanr == 5)
  103. strmux_cfg.dma5 = regk_strmux_iop1;
  104. else
  105. panic("Invalid DMA channel for iop1\n");
  106. break;
  107. case dma_ser0:
  108. if (dmanr == 6)
  109. strmux_cfg.dma6 = regk_strmux_ser0;
  110. else if (dmanr == 7)
  111. strmux_cfg.dma7 = regk_strmux_ser0;
  112. else
  113. panic("Invalid DMA channel for ser0\n");
  114. break;
  115. case dma_ser1:
  116. if (dmanr == 4)
  117. strmux_cfg.dma4 = regk_strmux_ser1;
  118. else if (dmanr == 5)
  119. strmux_cfg.dma5 = regk_strmux_ser1;
  120. else
  121. panic("Invalid DMA channel for ser1\n");
  122. break;
  123. case dma_ser2:
  124. if (dmanr == 2)
  125. strmux_cfg.dma2 = regk_strmux_ser2;
  126. else if (dmanr == 3)
  127. strmux_cfg.dma3 = regk_strmux_ser2;
  128. else
  129. panic("Invalid DMA channel for ser2\n");
  130. break;
  131. case dma_ser3:
  132. if (dmanr == 8)
  133. strmux_cfg.dma8 = regk_strmux_ser3;
  134. else if (dmanr == 9)
  135. strmux_cfg.dma9 = regk_strmux_ser3;
  136. else
  137. panic("Invalid DMA channel for ser3\n");
  138. break;
  139. case dma_sser0:
  140. if (dmanr == 4)
  141. strmux_cfg.dma4 = regk_strmux_sser0;
  142. else if (dmanr == 5)
  143. strmux_cfg.dma5 = regk_strmux_sser0;
  144. else
  145. panic("Invalid DMA channel for sser0\n");
  146. break;
  147. case dma_sser1:
  148. if (dmanr == 6)
  149. strmux_cfg.dma6 = regk_strmux_sser1;
  150. else if (dmanr == 7)
  151. strmux_cfg.dma7 = regk_strmux_sser1;
  152. else
  153. panic("Invalid DMA channel for sser1\n");
  154. break;
  155. case dma_ata:
  156. if (dmanr == 2)
  157. strmux_cfg.dma2 = regk_strmux_ata;
  158. else if (dmanr == 3)
  159. strmux_cfg.dma3 = regk_strmux_ata;
  160. else
  161. panic("Invalid DMA channel for ata\n");
  162. break;
  163. case dma_strp:
  164. if (dmanr == 8)
  165. strmux_cfg.dma8 = regk_strmux_strcop;
  166. else if (dmanr == 9)
  167. strmux_cfg.dma9 = regk_strmux_strcop;
  168. else
  169. panic("Invalid DMA channel for strp\n");
  170. break;
  171. case dma_ext0:
  172. if (dmanr == 6)
  173. strmux_cfg.dma6 = regk_strmux_ext0;
  174. else
  175. panic("Invalid DMA channel for ext0\n");
  176. break;
  177. case dma_ext1:
  178. if (dmanr == 7)
  179. strmux_cfg.dma7 = regk_strmux_ext1;
  180. else
  181. panic("Invalid DMA channel for ext1\n");
  182. break;
  183. case dma_ext2:
  184. if (dmanr == 2)
  185. strmux_cfg.dma2 = regk_strmux_ext2;
  186. else if (dmanr == 8)
  187. strmux_cfg.dma8 = regk_strmux_ext2;
  188. else
  189. panic("Invalid DMA channel for ext2\n");
  190. break;
  191. case dma_ext3:
  192. if (dmanr == 3)
  193. strmux_cfg.dma3 = regk_strmux_ext3;
  194. else if (dmanr == 9)
  195. strmux_cfg.dma9 = regk_strmux_ext2;
  196. else
  197. panic("Invalid DMA channel for ext2\n");
  198. break;
  199. }
  200. used_dma_channels[dmanr] = 1;
  201. used_dma_channels_users[dmanr] = device_id;
  202. REG_WR(config, regi_config, rw_clk_ctrl, clk_ctrl);
  203. REG_WR(strmux, regi_strmux, rw_cfg, strmux_cfg);
  204. spin_unlock_irqrestore(&dma_lock,flags);
  205. return 0;
  206. }
  207. void crisv32_free_dma(unsigned int dmanr)
  208. {
  209. spin_lock(&dma_lock);
  210. used_dma_channels[dmanr] = 0;
  211. spin_unlock(&dma_lock);
  212. }