proc-v6.S 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * linux/arch/arm/mm/proc-v6.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv6 processor support.
  11. */
  12. #include <linux/linkage.h>
  13. #include <asm/assembler.h>
  14. #include <asm/constants.h>
  15. #include <asm/procinfo.h>
  16. #include <asm/pgtable.h>
  17. #include "proc-macros.S"
  18. #define D_CACHE_LINE_SIZE 32
  19. .macro cpsie, flags
  20. .ifc \flags, f
  21. .long 0xf1080040
  22. .exitm
  23. .endif
  24. .ifc \flags, i
  25. .long 0xf1080080
  26. .exitm
  27. .endif
  28. .ifc \flags, if
  29. .long 0xf10800c0
  30. .exitm
  31. .endif
  32. .err
  33. .endm
  34. .macro cpsid, flags
  35. .ifc \flags, f
  36. .long 0xf10c0040
  37. .exitm
  38. .endif
  39. .ifc \flags, i
  40. .long 0xf10c0080
  41. .exitm
  42. .endif
  43. .ifc \flags, if
  44. .long 0xf10c00c0
  45. .exitm
  46. .endif
  47. .err
  48. .endm
  49. ENTRY(cpu_v6_proc_init)
  50. mov pc, lr
  51. ENTRY(cpu_v6_proc_fin)
  52. mov pc, lr
  53. /*
  54. * cpu_v6_reset(loc)
  55. *
  56. * Perform a soft reset of the system. Put the CPU into the
  57. * same state as it would be if it had been reset, and branch
  58. * to what would be the reset vector.
  59. *
  60. * - loc - location to jump to for soft reset
  61. *
  62. * It is assumed that:
  63. */
  64. .align 5
  65. ENTRY(cpu_v6_reset)
  66. mov pc, r0
  67. /*
  68. * cpu_v6_do_idle()
  69. *
  70. * Idle the processor (eg, wait for interrupt).
  71. *
  72. * IRQs are already disabled.
  73. */
  74. ENTRY(cpu_v6_do_idle)
  75. mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
  76. mov pc, lr
  77. ENTRY(cpu_v6_dcache_clean_area)
  78. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  79. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  80. add r0, r0, #D_CACHE_LINE_SIZE
  81. subs r1, r1, #D_CACHE_LINE_SIZE
  82. bhi 1b
  83. #endif
  84. mov pc, lr
  85. /*
  86. * cpu_arm926_switch_mm(pgd_phys, tsk)
  87. *
  88. * Set the translation table base pointer to be pgd_phys
  89. *
  90. * - pgd_phys - physical address of new TTB
  91. *
  92. * It is assumed that:
  93. * - we are not using split page tables
  94. */
  95. ENTRY(cpu_v6_switch_mm)
  96. mov r2, #0
  97. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  98. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  99. mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
  100. mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  101. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  102. mov pc, lr
  103. /*
  104. * cpu_v6_set_pte(ptep, pte)
  105. *
  106. * Set a level 2 translation table entry.
  107. *
  108. * - ptep - pointer to level 2 translation table entry
  109. * (hardware version is stored at -1024 bytes)
  110. * - pte - PTE value to store
  111. *
  112. * Permissions:
  113. * YUWD APX AP1 AP0 SVC User
  114. * 0xxx 0 0 0 no acc no acc
  115. * 100x 1 0 1 r/o no acc
  116. * 10x0 1 0 1 r/o no acc
  117. * 1011 0 0 1 r/w no acc
  118. * 110x 0 1 0 r/w r/o
  119. * 11x0 0 1 0 r/w r/o
  120. * 1111 0 1 1 r/w r/w
  121. */
  122. ENTRY(cpu_v6_set_pte)
  123. str r1, [r0], #-2048 @ linux version
  124. bic r2, r1, #0x000007f0
  125. bic r2, r2, #0x00000003
  126. orr r2, r2, #PTE_EXT_AP0 | 2
  127. tst r1, #L_PTE_WRITE
  128. tstne r1, #L_PTE_DIRTY
  129. orreq r2, r2, #PTE_EXT_APX
  130. tst r1, #L_PTE_USER
  131. orrne r2, r2, #PTE_EXT_AP1
  132. tstne r2, #PTE_EXT_APX
  133. bicne r2, r2, #PTE_EXT_APX | PTE_EXT_AP0
  134. tst r1, #L_PTE_YOUNG
  135. biceq r2, r2, #PTE_EXT_APX | PTE_EXT_AP_MASK
  136. @ tst r1, #L_PTE_EXEC
  137. @ orreq r2, r2, #PTE_EXT_XN
  138. tst r1, #L_PTE_PRESENT
  139. moveq r2, #0
  140. str r2, [r0]
  141. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  142. mov pc, lr
  143. cpu_v6_name:
  144. .asciz "Some Random V6 Processor"
  145. .align
  146. .section ".text.init", #alloc, #execinstr
  147. /*
  148. * __v6_setup
  149. *
  150. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  151. * on. Return in r0 the new CP15 C1 control register setting.
  152. *
  153. * We automatically detect if we have a Harvard cache, and use the
  154. * Harvard cache control instructions insead of the unified cache
  155. * control instructions.
  156. *
  157. * This should be able to cover all ARMv6 cores.
  158. *
  159. * It is assumed that:
  160. * - cache type register is implemented
  161. */
  162. __v6_setup:
  163. mov r0, #0
  164. mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
  165. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  166. mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
  167. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  168. mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
  169. mcr p15, 0, r0, c2, c0, 2 @ TTB control register
  170. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  171. #ifdef CONFIG_VFP
  172. mrc p15, 0, r0, c1, c0, 2
  173. orr r0, r0, #(0xf << 20)
  174. mcr p15, 0, r0, c1, c0, 2 @ Enable full access to VFP
  175. #endif
  176. mrc p15, 0, r0, c1, c0, 0 @ read control register
  177. ldr r5, v6_cr1_clear @ get mask for bits to clear
  178. bic r0, r0, r5 @ clear bits them
  179. ldr r5, v6_cr1_set @ get mask for bits to set
  180. orr r0, r0, r5 @ set them
  181. mov pc, lr @ return to head.S:__ret
  182. /*
  183. * V X F I D LR
  184. * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
  185. * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
  186. * 0 110 0011 1.00 .111 1101 < we want
  187. */
  188. .type v6_cr1_clear, #object
  189. .type v6_cr1_set, #object
  190. v6_cr1_clear:
  191. .word 0x01e0fb7f
  192. v6_cr1_set:
  193. .word 0x00c0387d
  194. .type v6_processor_functions, #object
  195. ENTRY(v6_processor_functions)
  196. .word v6_early_abort
  197. .word cpu_v6_proc_init
  198. .word cpu_v6_proc_fin
  199. .word cpu_v6_reset
  200. .word cpu_v6_do_idle
  201. .word cpu_v6_dcache_clean_area
  202. .word cpu_v6_switch_mm
  203. .word cpu_v6_set_pte
  204. .size v6_processor_functions, . - v6_processor_functions
  205. .type cpu_arch_name, #object
  206. cpu_arch_name:
  207. .asciz "armv6"
  208. .size cpu_arch_name, . - cpu_arch_name
  209. .type cpu_elf_name, #object
  210. cpu_elf_name:
  211. .asciz "v6"
  212. .size cpu_elf_name, . - cpu_elf_name
  213. .align
  214. .section ".proc.info", #alloc, #execinstr
  215. /*
  216. * Match any ARMv6 processor core.
  217. */
  218. .type __v6_proc_info, #object
  219. __v6_proc_info:
  220. .long 0x0007b000
  221. .long 0x0007f000
  222. .long PMD_TYPE_SECT | \
  223. PMD_SECT_BUFFERABLE | \
  224. PMD_SECT_CACHEABLE | \
  225. PMD_SECT_AP_WRITE | \
  226. PMD_SECT_AP_READ
  227. b __v6_setup
  228. .long cpu_arch_name
  229. .long cpu_elf_name
  230. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_VFP|HWCAP_EDSP|HWCAP_JAVA
  231. .long cpu_v6_name
  232. .long v6_processor_functions
  233. .long v6wbi_tlb_fns
  234. .long v6_user_fns
  235. .long v6_cache_fns
  236. .size __v6_proc_info, . - __v6_proc_info