proc-arm6_7.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404
  1. /*
  2. * linux/arch/arm/mm/proc-arm6,7.S
  3. *
  4. * Copyright (C) 1997-2000 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * These are the low level assembler for performing cache and TLB
  11. * functions on the ARM610 & ARM710.
  12. */
  13. #include <linux/linkage.h>
  14. #include <linux/init.h>
  15. #include <asm/assembler.h>
  16. #include <asm/constants.h>
  17. #include <asm/pgtable.h>
  18. #include <asm/procinfo.h>
  19. #include <asm/ptrace.h>
  20. ENTRY(cpu_arm6_dcache_clean_area)
  21. ENTRY(cpu_arm7_dcache_clean_area)
  22. mov pc, lr
  23. /*
  24. * Function: arm6_7_data_abort ()
  25. *
  26. * Params : r2 = address of aborted instruction
  27. * : sp = pointer to registers
  28. *
  29. * Purpose : obtain information about current aborted instruction
  30. *
  31. * Returns : r0 = address of abort
  32. * : r1 = FSR
  33. */
  34. ENTRY(cpu_arm7_data_abort)
  35. mrc p15, 0, r1, c5, c0, 0 @ get FSR
  36. mrc p15, 0, r0, c6, c0, 0 @ get FAR
  37. ldr r8, [r0] @ read arm instruction
  38. tst r8, #1 << 20 @ L = 0 -> write?
  39. orreq r1, r1, #1 << 11 @ yes.
  40. and r7, r8, #15 << 24
  41. add pc, pc, r7, lsr #22 @ Now branch to the relevant processing routine
  42. nop
  43. /* 0 */ b .data_unknown
  44. /* 1 */ mov pc, lr @ swp
  45. /* 2 */ b .data_unknown
  46. /* 3 */ b .data_unknown
  47. /* 4 */ b .data_arm_lateldrpostconst @ ldr rd, [rn], #m
  48. /* 5 */ b .data_arm_lateldrpreconst @ ldr rd, [rn, #m]
  49. /* 6 */ b .data_arm_lateldrpostreg @ ldr rd, [rn], rm
  50. /* 7 */ b .data_arm_lateldrprereg @ ldr rd, [rn, rm]
  51. /* 8 */ b .data_arm_ldmstm @ ldm*a rn, <rlist>
  52. /* 9 */ b .data_arm_ldmstm @ ldm*b rn, <rlist>
  53. /* a */ b .data_unknown
  54. /* b */ b .data_unknown
  55. /* c */ mov pc, lr @ ldc rd, [rn], #m @ Same as ldr rd, [rn], #m
  56. /* d */ mov pc, lr @ ldc rd, [rn, #m]
  57. /* e */ b .data_unknown
  58. /* f */
  59. .data_unknown: @ Part of jumptable
  60. mov r0, r2
  61. mov r1, r8
  62. mov r2, sp
  63. bl baddataabort
  64. b ret_from_exception
  65. ENTRY(cpu_arm6_data_abort)
  66. mrc p15, 0, r1, c5, c0, 0 @ get FSR
  67. mrc p15, 0, r0, c6, c0, 0 @ get FAR
  68. ldr r8, [r2] @ read arm instruction
  69. tst r8, #1 << 20 @ L = 0 -> write?
  70. orreq r1, r1, #1 << 11 @ yes.
  71. and r7, r8, #14 << 24
  72. teq r7, #8 << 24 @ was it ldm/stm
  73. movne pc, lr
  74. .data_arm_ldmstm:
  75. tst r8, #1 << 21 @ check writeback bit
  76. moveq pc, lr @ no writeback -> no fixup
  77. mov r7, #0x11
  78. orr r7, r7, #0x1100
  79. and r6, r8, r7
  80. and r2, r8, r7, lsl #1
  81. add r6, r6, r2, lsr #1
  82. and r2, r8, r7, lsl #2
  83. add r6, r6, r2, lsr #2
  84. and r2, r8, r7, lsl #3
  85. add r6, r6, r2, lsr #3
  86. add r6, r6, r6, lsr #8
  87. add r6, r6, r6, lsr #4
  88. and r6, r6, #15 @ r6 = no. of registers to transfer.
  89. and r5, r8, #15 << 16 @ Extract 'n' from instruction
  90. ldr r7, [sp, r5, lsr #14] @ Get register 'Rn'
  91. tst r8, #1 << 23 @ Check U bit
  92. subne r7, r7, r6, lsl #2 @ Undo increment
  93. addeq r7, r7, r6, lsl #2 @ Undo decrement
  94. str r7, [sp, r5, lsr #14] @ Put register 'Rn'
  95. mov pc, lr
  96. .data_arm_apply_r6_and_rn:
  97. and r5, r8, #15 << 16 @ Extract 'n' from instruction
  98. ldr r7, [sp, r5, lsr #14] @ Get register 'Rn'
  99. tst r8, #1 << 23 @ Check U bit
  100. subne r7, r7, r6 @ Undo incrmenet
  101. addeq r7, r7, r6 @ Undo decrement
  102. str r7, [sp, r5, lsr #14] @ Put register 'Rn'
  103. mov pc, lr
  104. .data_arm_lateldrpreconst:
  105. tst r8, #1 << 21 @ check writeback bit
  106. moveq pc, lr @ no writeback -> no fixup
  107. .data_arm_lateldrpostconst:
  108. movs r2, r8, lsl #20 @ Get offset
  109. moveq pc, lr @ zero -> no fixup
  110. and r5, r8, #15 << 16 @ Extract 'n' from instruction
  111. ldr r7, [sp, r5, lsr #14] @ Get register 'Rn'
  112. tst r8, #1 << 23 @ Check U bit
  113. subne r7, r7, r2, lsr #20 @ Undo increment
  114. addeq r7, r7, r2, lsr #20 @ Undo decrement
  115. str r7, [sp, r5, lsr #14] @ Put register 'Rn'
  116. mov pc, lr
  117. .data_arm_lateldrprereg:
  118. tst r8, #1 << 21 @ check writeback bit
  119. moveq pc, lr @ no writeback -> no fixup
  120. .data_arm_lateldrpostreg:
  121. and r7, r8, #15 @ Extract 'm' from instruction
  122. ldr r6, [sp, r7, lsl #2] @ Get register 'Rm'
  123. mov r5, r8, lsr #7 @ get shift count
  124. ands r5, r5, #31
  125. and r7, r8, #0x70 @ get shift type
  126. orreq r7, r7, #8 @ shift count = 0
  127. add pc, pc, r7
  128. nop
  129. mov r6, r6, lsl r5 @ 0: LSL #!0
  130. b .data_arm_apply_r6_and_rn
  131. b .data_arm_apply_r6_and_rn @ 1: LSL #0
  132. nop
  133. b .data_unknown @ 2: MUL?
  134. nop
  135. b .data_unknown @ 3: MUL?
  136. nop
  137. mov r6, r6, lsr r5 @ 4: LSR #!0
  138. b .data_arm_apply_r6_and_rn
  139. mov r6, r6, lsr #32 @ 5: LSR #32
  140. b .data_arm_apply_r6_and_rn
  141. b .data_unknown @ 6: MUL?
  142. nop
  143. b .data_unknown @ 7: MUL?
  144. nop
  145. mov r6, r6, asr r5 @ 8: ASR #!0
  146. b .data_arm_apply_r6_and_rn
  147. mov r6, r6, asr #32 @ 9: ASR #32
  148. b .data_arm_apply_r6_and_rn
  149. b .data_unknown @ A: MUL?
  150. nop
  151. b .data_unknown @ B: MUL?
  152. nop
  153. mov r6, r6, ror r5 @ C: ROR #!0
  154. b .data_arm_apply_r6_and_rn
  155. mov r6, r6, rrx @ D: RRX
  156. b .data_arm_apply_r6_and_rn
  157. b .data_unknown @ E: MUL?
  158. nop
  159. b .data_unknown @ F: MUL?
  160. /*
  161. * Function: arm6_7_proc_init (void)
  162. * : arm6_7_proc_fin (void)
  163. *
  164. * Notes : This processor does not require these
  165. */
  166. ENTRY(cpu_arm6_proc_init)
  167. ENTRY(cpu_arm7_proc_init)
  168. mov pc, lr
  169. ENTRY(cpu_arm6_proc_fin)
  170. ENTRY(cpu_arm7_proc_fin)
  171. mov r0, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
  172. msr cpsr_c, r0
  173. mov r0, #0x31 @ ....S..DP...M
  174. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  175. mov pc, lr
  176. ENTRY(cpu_arm6_do_idle)
  177. ENTRY(cpu_arm7_do_idle)
  178. mov pc, lr
  179. /*
  180. * Function: arm6_7_switch_mm(unsigned long pgd_phys)
  181. * Params : pgd_phys Physical address of page table
  182. * Purpose : Perform a task switch, saving the old processes state, and restoring
  183. * the new.
  184. */
  185. ENTRY(cpu_arm6_switch_mm)
  186. ENTRY(cpu_arm7_switch_mm)
  187. mov r1, #0
  188. mcr p15, 0, r1, c7, c0, 0 @ flush cache
  189. mcr p15, 0, r0, c2, c0, 0 @ update page table ptr
  190. mcr p15, 0, r1, c5, c0, 0 @ flush TLBs
  191. mov pc, lr
  192. /*
  193. * Function: arm6_7_set_pte(pte_t *ptep, pte_t pte)
  194. * Params : r0 = Address to set
  195. * : r1 = value to set
  196. * Purpose : Set a PTE and flush it out of any WB cache
  197. */
  198. .align 5
  199. ENTRY(cpu_arm6_set_pte)
  200. ENTRY(cpu_arm7_set_pte)
  201. str r1, [r0], #-2048 @ linux version
  202. eor r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY
  203. bic r2, r1, #PTE_SMALL_AP_MASK
  204. bic r2, r2, #PTE_TYPE_MASK
  205. orr r2, r2, #PTE_TYPE_SMALL
  206. tst r1, #L_PTE_USER @ User?
  207. orrne r2, r2, #PTE_SMALL_AP_URO_SRW
  208. tst r1, #L_PTE_WRITE | L_PTE_DIRTY @ Write and Dirty?
  209. orreq r2, r2, #PTE_SMALL_AP_UNO_SRW
  210. tst r1, #L_PTE_PRESENT | L_PTE_YOUNG @ Present and Young
  211. movne r2, #0
  212. str r2, [r0] @ hardware version
  213. mov pc, lr
  214. /*
  215. * Function: _arm6_7_reset
  216. * Params : r0 = address to jump to
  217. * Notes : This sets up everything for a reset
  218. */
  219. ENTRY(cpu_arm6_reset)
  220. ENTRY(cpu_arm7_reset)
  221. mov r1, #0
  222. mcr p15, 0, r1, c7, c0, 0 @ flush cache
  223. mcr p15, 0, r1, c5, c0, 0 @ flush TLB
  224. mov r1, #0x30
  225. mcr p15, 0, r1, c1, c0, 0 @ turn off MMU etc
  226. mov pc, r0
  227. __INIT
  228. .type __arm6_setup, #function
  229. __arm6_setup: mov r0, #0
  230. mcr p15, 0, r0, c7, c0 @ flush caches on v3
  231. mcr p15, 0, r0, c5, c0 @ flush TLBs on v3
  232. mov r0, #0x3d @ . ..RS BLDP WCAM
  233. orr r0, r0, #0x100 @ . ..01 0011 1101
  234. mov pc, lr
  235. .size __arm6_setup, . - __arm6_setup
  236. .type __arm7_setup, #function
  237. __arm7_setup: mov r0, #0
  238. mcr p15, 0, r0, c7, c0 @ flush caches on v3
  239. mcr p15, 0, r0, c5, c0 @ flush TLBs on v3
  240. mcr p15, 0, r0, c3, c0 @ load domain access register
  241. mov r0, #0x7d @ . ..RS BLDP WCAM
  242. orr r0, r0, #0x100 @ . ..01 0111 1101
  243. mov pc, lr
  244. .size __arm7_setup, . - __arm7_setup
  245. __INITDATA
  246. /*
  247. * Purpose : Function pointers used to access above functions - all calls
  248. * come through these
  249. */
  250. .type arm6_processor_functions, #object
  251. ENTRY(arm6_processor_functions)
  252. .word cpu_arm6_data_abort
  253. .word cpu_arm6_proc_init
  254. .word cpu_arm6_proc_fin
  255. .word cpu_arm6_reset
  256. .word cpu_arm6_do_idle
  257. .word cpu_arm6_dcache_clean_area
  258. .word cpu_arm6_switch_mm
  259. .word cpu_arm6_set_pte
  260. .size arm6_processor_functions, . - arm6_processor_functions
  261. /*
  262. * Purpose : Function pointers used to access above functions - all calls
  263. * come through these
  264. */
  265. .type arm7_processor_functions, #object
  266. ENTRY(arm7_processor_functions)
  267. .word cpu_arm7_data_abort
  268. .word cpu_arm7_proc_init
  269. .word cpu_arm7_proc_fin
  270. .word cpu_arm7_reset
  271. .word cpu_arm7_do_idle
  272. .word cpu_arm7_dcache_clean_area
  273. .word cpu_arm7_switch_mm
  274. .word cpu_arm7_set_pte
  275. .size arm7_processor_functions, . - arm7_processor_functions
  276. .section ".rodata"
  277. .type cpu_arch_name, #object
  278. cpu_arch_name: .asciz "armv3"
  279. .size cpu_arch_name, . - cpu_arch_name
  280. .type cpu_elf_name, #object
  281. cpu_elf_name: .asciz "v3"
  282. .size cpu_elf_name, . - cpu_elf_name
  283. .type cpu_arm6_name, #object
  284. cpu_arm6_name: .asciz "ARM6"
  285. .size cpu_arm6_name, . - cpu_arm6_name
  286. .type cpu_arm610_name, #object
  287. cpu_arm610_name:
  288. .asciz "ARM610"
  289. .size cpu_arm610_name, . - cpu_arm610_name
  290. .type cpu_arm7_name, #object
  291. cpu_arm7_name: .asciz "ARM7"
  292. .size cpu_arm7_name, . - cpu_arm7_name
  293. .type cpu_arm710_name, #object
  294. cpu_arm710_name:
  295. .asciz "ARM710"
  296. .size cpu_arm710_name, . - cpu_arm710_name
  297. .align
  298. .section ".proc.info", #alloc, #execinstr
  299. .type __arm6_proc_info, #object
  300. __arm6_proc_info:
  301. .long 0x41560600
  302. .long 0xfffffff0
  303. .long 0x00000c1e
  304. b __arm6_setup
  305. .long cpu_arch_name
  306. .long cpu_elf_name
  307. .long HWCAP_SWP | HWCAP_26BIT
  308. .long cpu_arm6_name
  309. .long arm6_processor_functions
  310. .long v3_tlb_fns
  311. .long v3_user_fns
  312. .long v3_cache_fns
  313. .size __arm6_proc_info, . - __arm6_proc_info
  314. .type __arm610_proc_info, #object
  315. __arm610_proc_info:
  316. .long 0x41560610
  317. .long 0xfffffff0
  318. .long 0x00000c1e
  319. b __arm6_setup
  320. .long cpu_arch_name
  321. .long cpu_elf_name
  322. .long HWCAP_SWP | HWCAP_26BIT
  323. .long cpu_arm610_name
  324. .long arm6_processor_functions
  325. .long v3_tlb_fns
  326. .long v3_user_fns
  327. .long v3_cache_fns
  328. .size __arm610_proc_info, . - __arm610_proc_info
  329. .type __arm7_proc_info, #object
  330. __arm7_proc_info:
  331. .long 0x41007000
  332. .long 0xffffff00
  333. .long 0x00000c1e
  334. b __arm7_setup
  335. .long cpu_arch_name
  336. .long cpu_elf_name
  337. .long HWCAP_SWP | HWCAP_26BIT
  338. .long cpu_arm7_name
  339. .long arm7_processor_functions
  340. .long v3_tlb_fns
  341. .long v3_user_fns
  342. .long v3_cache_fns
  343. .size __arm7_proc_info, . - __arm7_proc_info
  344. .type __arm710_proc_info, #object
  345. __arm710_proc_info:
  346. .long 0x41007100
  347. .long 0xfff8ff00
  348. .long PMD_TYPE_SECT | \
  349. PMD_SECT_BUFFERABLE | \
  350. PMD_SECT_CACHEABLE | \
  351. PMD_BIT4 | \
  352. PMD_SECT_AP_WRITE | \
  353. PMD_SECT_AP_READ
  354. b __arm7_setup
  355. .long cpu_arch_name
  356. .long cpu_elf_name
  357. .long HWCAP_SWP | HWCAP_26BIT
  358. .long cpu_arm710_name
  359. .long arm7_processor_functions
  360. .long v3_tlb_fns
  361. .long v3_user_fns
  362. .long v3_cache_fns
  363. .size __arm710_proc_info, . - __arm710_proc_info