copypage-xscale.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /*
  2. * linux/arch/arm/lib/copypage-xscale.S
  3. *
  4. * Copyright (C) 1995-2005 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This handles the mini data cache, as found on SA11x0 and XScale
  11. * processors. When we copy a user page page, we map it in such a way
  12. * that accesses to this page will not touch the main data cache, but
  13. * will be cached in the mini data cache. This prevents us thrashing
  14. * the main data cache on page faults.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <asm/page.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/tlbflush.h>
  21. /*
  22. * 0xffff8000 to 0xffffffff is reserved for any ARM architecture
  23. * specific hacks for copying pages efficiently.
  24. */
  25. #define COPYPAGE_MINICACHE 0xffff8000
  26. #define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \
  27. L_PTE_CACHEABLE)
  28. #define TOP_PTE(x) pte_offset_kernel(top_pmd, x)
  29. static DEFINE_SPINLOCK(minicache_lock);
  30. /*
  31. * XScale mini-dcache optimised copy_user_page
  32. *
  33. * We flush the destination cache lines just before we write the data into the
  34. * corresponding address. Since the Dcache is read-allocate, this removes the
  35. * Dcache aliasing issue. The writes will be forwarded to the write buffer,
  36. * and merged as appropriate.
  37. */
  38. static void __attribute__((naked))
  39. mc_copy_user_page(void *from, void *to)
  40. {
  41. /*
  42. * Strangely enough, best performance is achieved
  43. * when prefetching destination as well. (NP)
  44. */
  45. asm volatile(
  46. "stmfd sp!, {r4, r5, lr} \n\
  47. mov lr, %2 \n\
  48. pld [r0, #0] \n\
  49. pld [r0, #32] \n\
  50. pld [r1, #0] \n\
  51. pld [r1, #32] \n\
  52. 1: pld [r0, #64] \n\
  53. pld [r0, #96] \n\
  54. pld [r1, #64] \n\
  55. pld [r1, #96] \n\
  56. 2: ldrd r2, [r0], #8 \n\
  57. ldrd r4, [r0], #8 \n\
  58. mov ip, r1 \n\
  59. strd r2, [r1], #8 \n\
  60. ldrd r2, [r0], #8 \n\
  61. strd r4, [r1], #8 \n\
  62. ldrd r4, [r0], #8 \n\
  63. strd r2, [r1], #8 \n\
  64. strd r4, [r1], #8 \n\
  65. mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
  66. ldrd r2, [r0], #8 \n\
  67. mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
  68. ldrd r4, [r0], #8 \n\
  69. mov ip, r1 \n\
  70. strd r2, [r1], #8 \n\
  71. ldrd r2, [r0], #8 \n\
  72. strd r4, [r1], #8 \n\
  73. ldrd r4, [r0], #8 \n\
  74. strd r2, [r1], #8 \n\
  75. strd r4, [r1], #8 \n\
  76. mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
  77. subs lr, lr, #1 \n\
  78. mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
  79. bgt 1b \n\
  80. beq 2b \n\
  81. ldmfd sp!, {r4, r5, pc} "
  82. :
  83. : "r" (from), "r" (to), "I" (PAGE_SIZE / 64 - 1));
  84. }
  85. void xscale_mc_copy_user_page(void *kto, const void *kfrom, unsigned long vaddr)
  86. {
  87. spin_lock(&minicache_lock);
  88. set_pte(TOP_PTE(COPYPAGE_MINICACHE), pfn_pte(__pa(kfrom) >> PAGE_SHIFT, minicache_pgprot));
  89. flush_tlb_kernel_page(COPYPAGE_MINICACHE);
  90. mc_copy_user_page((void *)COPYPAGE_MINICACHE, kto);
  91. spin_unlock(&minicache_lock);
  92. }
  93. /*
  94. * XScale optimised clear_user_page
  95. */
  96. void __attribute__((naked))
  97. xscale_mc_clear_user_page(void *kaddr, unsigned long vaddr)
  98. {
  99. asm volatile(
  100. "mov r1, %0 \n\
  101. mov r2, #0 \n\
  102. mov r3, #0 \n\
  103. 1: mov ip, r0 \n\
  104. strd r2, [r0], #8 \n\
  105. strd r2, [r0], #8 \n\
  106. strd r2, [r0], #8 \n\
  107. strd r2, [r0], #8 \n\
  108. mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
  109. subs r1, r1, #1 \n\
  110. mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
  111. bne 1b \n\
  112. mov pc, lr"
  113. :
  114. : "I" (PAGE_SIZE / 32));
  115. }
  116. struct cpu_user_fns xscale_mc_user_fns __initdata = {
  117. .cpu_clear_user_page = xscale_mc_clear_user_page,
  118. .cpu_copy_user_page = xscale_mc_copy_user_page,
  119. };