irq.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109
  1. /*
  2. * linux/arch/arm/mach-shark/irq.c
  3. *
  4. * by Alexander Schulz
  5. *
  6. * derived from linux/arch/ppc/kernel/i8259.c and:
  7. * include/asm-arm/arch-ebsa110/irq.h
  8. * Copyright (C) 1996-1998 Russell King
  9. */
  10. #include <linux/init.h>
  11. #include <linux/fs.h>
  12. #include <linux/ptrace.h>
  13. #include <linux/interrupt.h>
  14. #include <asm/irq.h>
  15. #include <asm/io.h>
  16. #include <asm/mach/irq.h>
  17. /*
  18. * 8259A PIC functions to handle ISA devices:
  19. */
  20. /*
  21. * This contains the irq mask for both 8259A irq controllers,
  22. * Let through the cascade-interrupt no. 2 (ff-(1<<2)==fb)
  23. */
  24. static unsigned char cached_irq_mask[2] = { 0xfb, 0xff };
  25. /*
  26. * These have to be protected by the irq controller spinlock
  27. * before being called.
  28. */
  29. static void shark_disable_8259A_irq(unsigned int irq)
  30. {
  31. unsigned int mask;
  32. if (irq<8) {
  33. mask = 1 << irq;
  34. cached_irq_mask[0] |= mask;
  35. outb(cached_irq_mask[1],0xA1);
  36. } else {
  37. mask = 1 << (irq-8);
  38. cached_irq_mask[1] |= mask;
  39. outb(cached_irq_mask[0],0x21);
  40. }
  41. }
  42. static void shark_enable_8259A_irq(unsigned int irq)
  43. {
  44. unsigned int mask;
  45. if (irq<8) {
  46. mask = ~(1 << irq);
  47. cached_irq_mask[0] &= mask;
  48. outb(cached_irq_mask[0],0x21);
  49. } else {
  50. mask = ~(1 << (irq-8));
  51. cached_irq_mask[1] &= mask;
  52. outb(cached_irq_mask[1],0xA1);
  53. }
  54. }
  55. static void shark_ack_8259A_irq(unsigned int irq){}
  56. static irqreturn_t bogus_int(int irq, void *dev_id, struct pt_regs *regs)
  57. {
  58. printk("Got interrupt %i!\n",irq);
  59. return IRQ_NONE;
  60. }
  61. static struct irqaction cascade;
  62. static struct irqchip fb_chip = {
  63. .ack = shark_ack_8259A_irq,
  64. .mask = shark_disable_8259A_irq,
  65. .unmask = shark_enable_8259A_irq,
  66. };
  67. void __init shark_init_irq(void)
  68. {
  69. int irq;
  70. for (irq = 0; irq < NR_IRQS; irq++) {
  71. set_irq_chip(irq, &fb_chip);
  72. set_irq_handler(irq, do_edge_IRQ);
  73. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  74. }
  75. /* init master interrupt controller */
  76. outb(0x11, 0x20); /* Start init sequence, edge triggered (level: 0x19)*/
  77. outb(0x00, 0x21); /* Vector base */
  78. outb(0x04, 0x21); /* Cascade (slave) on IRQ2 */
  79. outb(0x03, 0x21); /* Select 8086 mode , auto eoi*/
  80. outb(0x0A, 0x20);
  81. /* init slave interrupt controller */
  82. outb(0x11, 0xA0); /* Start init sequence, edge triggered */
  83. outb(0x08, 0xA1); /* Vector base */
  84. outb(0x02, 0xA1); /* Cascade (slave) on IRQ2 */
  85. outb(0x03, 0xA1); /* Select 8086 mode, auto eoi */
  86. outb(0x0A, 0xA0);
  87. outb(cached_irq_mask[1],0xA1);
  88. outb(cached_irq_mask[0],0x21);
  89. //request_region(0x20,0x2,"pic1");
  90. //request_region(0xA0,0x2,"pic2");
  91. cascade.handler = bogus_int;
  92. cascade.name = "cascade";
  93. setup_irq(2,&cascade);
  94. }