s3c2440-irq.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /* linux/arch/arm/mach-s3c2410/s3c2440-irq.c
  2. *
  3. * Copyright (c) 2003,2004 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. * Changelog:
  21. * 25-Jul-2005 BJD Split from irq.c
  22. *
  23. */
  24. #include <linux/init.h>
  25. #include <linux/module.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/ioport.h>
  28. #include <linux/ptrace.h>
  29. #include <linux/sysdev.h>
  30. #include <asm/hardware.h>
  31. #include <asm/irq.h>
  32. #include <asm/io.h>
  33. #include <asm/mach/irq.h>
  34. #include <asm/arch/regs-irq.h>
  35. #include <asm/arch/regs-gpio.h>
  36. #include "cpu.h"
  37. #include "pm.h"
  38. #include "irq.h"
  39. /* WDT/AC97 */
  40. static void s3c_irq_demux_wdtac97(unsigned int irq,
  41. struct irqdesc *desc,
  42. struct pt_regs *regs)
  43. {
  44. unsigned int subsrc, submsk;
  45. struct irqdesc *mydesc;
  46. /* read the current pending interrupts, and the mask
  47. * for what it is available */
  48. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  49. submsk = __raw_readl(S3C2410_INTSUBMSK);
  50. subsrc &= ~submsk;
  51. subsrc >>= 13;
  52. subsrc &= 3;
  53. if (subsrc != 0) {
  54. if (subsrc & 1) {
  55. mydesc = irq_desc + IRQ_S3C2440_WDT;
  56. desc_handle_irq(IRQ_S3C2440_WDT, mydesc, regs);
  57. }
  58. if (subsrc & 2) {
  59. mydesc = irq_desc + IRQ_S3C2440_AC97;
  60. desc_handle_irq(IRQ_S3C2440_AC97, mydesc, regs);
  61. }
  62. }
  63. }
  64. #define INTMSK_WDT (1UL << (IRQ_WDT - IRQ_EINT0))
  65. static void
  66. s3c_irq_wdtac97_mask(unsigned int irqno)
  67. {
  68. s3c_irqsub_mask(irqno, INTMSK_WDT, 3<<13);
  69. }
  70. static void
  71. s3c_irq_wdtac97_unmask(unsigned int irqno)
  72. {
  73. s3c_irqsub_unmask(irqno, INTMSK_WDT);
  74. }
  75. static void
  76. s3c_irq_wdtac97_ack(unsigned int irqno)
  77. {
  78. s3c_irqsub_maskack(irqno, INTMSK_WDT, 3<<13);
  79. }
  80. static struct irqchip s3c_irq_wdtac97 = {
  81. .mask = s3c_irq_wdtac97_mask,
  82. .unmask = s3c_irq_wdtac97_unmask,
  83. .ack = s3c_irq_wdtac97_ack,
  84. };
  85. /* camera irq */
  86. static void s3c_irq_demux_cam(unsigned int irq,
  87. struct irqdesc *desc,
  88. struct pt_regs *regs)
  89. {
  90. unsigned int subsrc, submsk;
  91. struct irqdesc *mydesc;
  92. /* read the current pending interrupts, and the mask
  93. * for what it is available */
  94. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  95. submsk = __raw_readl(S3C2410_INTSUBMSK);
  96. subsrc &= ~submsk;
  97. subsrc >>= 11;
  98. subsrc &= 3;
  99. if (subsrc != 0) {
  100. if (subsrc & 1) {
  101. mydesc = irq_desc + IRQ_S3C2440_CAM_C;
  102. desc_handle_irq(IRQ_S3C2440_CAM_C, mydesc, regs);
  103. }
  104. if (subsrc & 2) {
  105. mydesc = irq_desc + IRQ_S3C2440_CAM_P;
  106. desc_handle_irq(IRQ_S3C2440_CAM_P, mydesc, regs);
  107. }
  108. }
  109. }
  110. #define INTMSK_CAM (1UL << (IRQ_CAM - IRQ_EINT0))
  111. static void
  112. s3c_irq_cam_mask(unsigned int irqno)
  113. {
  114. s3c_irqsub_mask(irqno, INTMSK_CAM, 3<<11);
  115. }
  116. static void
  117. s3c_irq_cam_unmask(unsigned int irqno)
  118. {
  119. s3c_irqsub_unmask(irqno, INTMSK_CAM);
  120. }
  121. static void
  122. s3c_irq_cam_ack(unsigned int irqno)
  123. {
  124. s3c_irqsub_maskack(irqno, INTMSK_CAM, 3<<11);
  125. }
  126. static struct irqchip s3c_irq_cam = {
  127. .mask = s3c_irq_cam_mask,
  128. .unmask = s3c_irq_cam_unmask,
  129. .ack = s3c_irq_cam_ack,
  130. };
  131. static int s3c2440_irq_add(struct sys_device *sysdev)
  132. {
  133. unsigned int irqno;
  134. printk("S3C2440: IRQ Support\n");
  135. set_irq_chip(IRQ_NFCON, &s3c_irq_level_chip);
  136. set_irq_handler(IRQ_NFCON, do_level_IRQ);
  137. set_irq_flags(IRQ_NFCON, IRQF_VALID);
  138. /* add new chained handler for wdt, ac7 */
  139. set_irq_chip(IRQ_WDT, &s3c_irq_level_chip);
  140. set_irq_handler(IRQ_WDT, do_level_IRQ);
  141. set_irq_chained_handler(IRQ_WDT, s3c_irq_demux_wdtac97);
  142. for (irqno = IRQ_S3C2440_WDT; irqno <= IRQ_S3C2440_AC97; irqno++) {
  143. set_irq_chip(irqno, &s3c_irq_wdtac97);
  144. set_irq_handler(irqno, do_level_IRQ);
  145. set_irq_flags(irqno, IRQF_VALID);
  146. }
  147. /* add chained handler for camera */
  148. set_irq_chip(IRQ_CAM, &s3c_irq_level_chip);
  149. set_irq_handler(IRQ_CAM, do_level_IRQ);
  150. set_irq_chained_handler(IRQ_CAM, s3c_irq_demux_cam);
  151. for (irqno = IRQ_S3C2440_CAM_C; irqno <= IRQ_S3C2440_CAM_P; irqno++) {
  152. set_irq_chip(irqno, &s3c_irq_cam);
  153. set_irq_handler(irqno, do_level_IRQ);
  154. set_irq_flags(irqno, IRQF_VALID);
  155. }
  156. return 0;
  157. }
  158. static struct sysdev_driver s3c2440_irq_driver = {
  159. .add = s3c2440_irq_add,
  160. };
  161. static int s3c24xx_irq_driver(void)
  162. {
  163. return sysdev_driver_register(&s3c2440_sysclass, &s3c2440_irq_driver);
  164. }
  165. arch_initcall(s3c24xx_irq_driver);