serial.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /*
  2. * linux/arch/arm/mach-omap1/id.c
  3. *
  4. * OMAP1 CPU identification code
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/config.h>
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/serial.h>
  16. #include <linux/tty.h>
  17. #include <linux/serial_8250.h>
  18. #include <linux/serial_reg.h>
  19. #include <asm/io.h>
  20. #include <asm/mach-types.h>
  21. #include <asm/hardware/clock.h>
  22. #include <asm/arch/board.h>
  23. #include <asm/arch/mux.h>
  24. #include <asm/arch/gpio.h>
  25. #include <asm/arch/fpga.h>
  26. #ifdef CONFIG_PM
  27. #include <asm/arch/pm.h>
  28. #endif
  29. static struct clk * uart1_ck = NULL;
  30. static struct clk * uart2_ck = NULL;
  31. static struct clk * uart3_ck = NULL;
  32. static inline unsigned int omap_serial_in(struct plat_serial8250_port *up,
  33. int offset)
  34. {
  35. offset <<= up->regshift;
  36. return (unsigned int)__raw_readb(up->membase + offset);
  37. }
  38. static inline void omap_serial_outp(struct plat_serial8250_port *p, int offset,
  39. int value)
  40. {
  41. offset <<= p->regshift;
  42. __raw_writeb(value, p->membase + offset);
  43. }
  44. /*
  45. * Internal UARTs need to be initialized for the 8250 autoconfig to work
  46. * properly. Note that the TX watermark initialization may not be needed
  47. * once the 8250.c watermark handling code is merged.
  48. */
  49. static void __init omap_serial_reset(struct plat_serial8250_port *p)
  50. {
  51. omap_serial_outp(p, UART_OMAP_MDR1, 0x07); /* disable UART */
  52. omap_serial_outp(p, UART_OMAP_SCR, 0x08); /* TX watermark */
  53. omap_serial_outp(p, UART_OMAP_MDR1, 0x00); /* enable UART */
  54. if (!cpu_is_omap1510()) {
  55. omap_serial_outp(p, UART_OMAP_SYSC, 0x01);
  56. while (!(omap_serial_in(p, UART_OMAP_SYSC) & 0x01));
  57. }
  58. }
  59. static struct plat_serial8250_port serial_platform_data[] = {
  60. {
  61. .membase = (char*)IO_ADDRESS(OMAP_UART1_BASE),
  62. .mapbase = (unsigned long)OMAP_UART1_BASE,
  63. .irq = INT_UART1,
  64. .flags = UPF_BOOT_AUTOCONF,
  65. .iotype = UPIO_MEM,
  66. .regshift = 2,
  67. .uartclk = OMAP16XX_BASE_BAUD * 16,
  68. },
  69. {
  70. .membase = (char*)IO_ADDRESS(OMAP_UART2_BASE),
  71. .mapbase = (unsigned long)OMAP_UART2_BASE,
  72. .irq = INT_UART2,
  73. .flags = UPF_BOOT_AUTOCONF,
  74. .iotype = UPIO_MEM,
  75. .regshift = 2,
  76. .uartclk = OMAP16XX_BASE_BAUD * 16,
  77. },
  78. {
  79. .membase = (char*)IO_ADDRESS(OMAP_UART3_BASE),
  80. .mapbase = (unsigned long)OMAP_UART3_BASE,
  81. .irq = INT_UART3,
  82. .flags = UPF_BOOT_AUTOCONF,
  83. .iotype = UPIO_MEM,
  84. .regshift = 2,
  85. .uartclk = OMAP16XX_BASE_BAUD * 16,
  86. },
  87. { },
  88. };
  89. static struct platform_device serial_device = {
  90. .name = "serial8250",
  91. .id = PLAT8250_DEV_PLATFORM,
  92. .dev = {
  93. .platform_data = serial_platform_data,
  94. },
  95. };
  96. /*
  97. * Note that on Innovator-1510 UART2 pins conflict with USB2.
  98. * By default UART2 does not work on Innovator-1510 if you have
  99. * USB OHCI enabled. To use UART2, you must disable USB2 first.
  100. */
  101. void __init omap_serial_init(int ports[OMAP_MAX_NR_PORTS])
  102. {
  103. int i;
  104. if (cpu_is_omap730()) {
  105. serial_platform_data[0].regshift = 0;
  106. serial_platform_data[1].regshift = 0;
  107. serial_platform_data[0].irq = INT_730_UART_MODEM_1;
  108. serial_platform_data[1].irq = INT_730_UART_MODEM_IRDA_2;
  109. }
  110. if (cpu_is_omap1510()) {
  111. serial_platform_data[0].uartclk = OMAP1510_BASE_BAUD * 16;
  112. serial_platform_data[1].uartclk = OMAP1510_BASE_BAUD * 16;
  113. serial_platform_data[2].uartclk = OMAP1510_BASE_BAUD * 16;
  114. }
  115. for (i = 0; i < OMAP_MAX_NR_PORTS; i++) {
  116. unsigned char reg;
  117. if (ports[i] == 0) {
  118. serial_platform_data[i].membase = NULL;
  119. serial_platform_data[i].mapbase = 0;
  120. continue;
  121. }
  122. switch (i) {
  123. case 0:
  124. uart1_ck = clk_get(NULL, "uart1_ck");
  125. if (IS_ERR(uart1_ck))
  126. printk("Could not get uart1_ck\n");
  127. else {
  128. clk_use(uart1_ck);
  129. if (cpu_is_omap1510())
  130. clk_set_rate(uart1_ck, 12000000);
  131. }
  132. if (cpu_is_omap1510()) {
  133. omap_cfg_reg(UART1_TX);
  134. omap_cfg_reg(UART1_RTS);
  135. if (machine_is_omap_innovator()) {
  136. reg = fpga_read(OMAP1510_FPGA_POWER);
  137. reg |= OMAP1510_FPGA_PCR_COM1_EN;
  138. fpga_write(reg, OMAP1510_FPGA_POWER);
  139. udelay(10);
  140. }
  141. }
  142. break;
  143. case 1:
  144. uart2_ck = clk_get(NULL, "uart2_ck");
  145. if (IS_ERR(uart2_ck))
  146. printk("Could not get uart2_ck\n");
  147. else {
  148. clk_use(uart2_ck);
  149. if (cpu_is_omap1510())
  150. clk_set_rate(uart2_ck, 12000000);
  151. else
  152. clk_set_rate(uart2_ck, 48000000);
  153. }
  154. if (cpu_is_omap1510()) {
  155. omap_cfg_reg(UART2_TX);
  156. omap_cfg_reg(UART2_RTS);
  157. if (machine_is_omap_innovator()) {
  158. reg = fpga_read(OMAP1510_FPGA_POWER);
  159. reg |= OMAP1510_FPGA_PCR_COM2_EN;
  160. fpga_write(reg, OMAP1510_FPGA_POWER);
  161. udelay(10);
  162. }
  163. }
  164. break;
  165. case 2:
  166. uart3_ck = clk_get(NULL, "uart3_ck");
  167. if (IS_ERR(uart3_ck))
  168. printk("Could not get uart3_ck\n");
  169. else {
  170. clk_use(uart3_ck);
  171. if (cpu_is_omap1510())
  172. clk_set_rate(uart3_ck, 12000000);
  173. }
  174. if (cpu_is_omap1510()) {
  175. omap_cfg_reg(UART3_TX);
  176. omap_cfg_reg(UART3_RX);
  177. }
  178. break;
  179. }
  180. omap_serial_reset(&serial_platform_data[i]);
  181. }
  182. }
  183. #ifdef CONFIG_OMAP_SERIAL_WAKE
  184. static irqreturn_t omap_serial_wake_interrupt(int irq, void *dev_id,
  185. struct pt_regs *regs)
  186. {
  187. /* Need to do something with serial port right after wake-up? */
  188. return IRQ_HANDLED;
  189. }
  190. /*
  191. * Reroutes serial RX lines to GPIO lines for the duration of
  192. * sleep to allow waking up the device from serial port even
  193. * in deep sleep.
  194. */
  195. void omap_serial_wake_trigger(int enable)
  196. {
  197. if (!cpu_is_omap16xx())
  198. return;
  199. if (uart1_ck != NULL) {
  200. if (enable)
  201. omap_cfg_reg(V14_16XX_GPIO37);
  202. else
  203. omap_cfg_reg(V14_16XX_UART1_RX);
  204. }
  205. if (uart2_ck != NULL) {
  206. if (enable)
  207. omap_cfg_reg(R9_16XX_GPIO18);
  208. else
  209. omap_cfg_reg(R9_16XX_UART2_RX);
  210. }
  211. if (uart3_ck != NULL) {
  212. if (enable)
  213. omap_cfg_reg(L14_16XX_GPIO49);
  214. else
  215. omap_cfg_reg(L14_16XX_UART3_RX);
  216. }
  217. }
  218. static void __init omap_serial_set_port_wakeup(int gpio_nr)
  219. {
  220. int ret;
  221. ret = omap_request_gpio(gpio_nr);
  222. if (ret < 0) {
  223. printk(KERN_ERR "Could not request UART wake GPIO: %i\n",
  224. gpio_nr);
  225. return;
  226. }
  227. omap_set_gpio_direction(gpio_nr, 1);
  228. set_irq_type(OMAP_GPIO_IRQ(gpio_nr), IRQT_RISING);
  229. ret = request_irq(OMAP_GPIO_IRQ(gpio_nr), &omap_serial_wake_interrupt,
  230. 0, "serial wakeup", NULL);
  231. if (ret) {
  232. omap_free_gpio(gpio_nr);
  233. printk(KERN_ERR "No interrupt for UART wake GPIO: %i\n",
  234. gpio_nr);
  235. return;
  236. }
  237. enable_irq_wake(OMAP_GPIO_IRQ(gpio_nr));
  238. }
  239. static int __init omap_serial_wakeup_init(void)
  240. {
  241. if (!cpu_is_omap16xx())
  242. return 0;
  243. if (uart1_ck != NULL)
  244. omap_serial_set_port_wakeup(37);
  245. if (uart2_ck != NULL)
  246. omap_serial_set_port_wakeup(18);
  247. if (uart3_ck != NULL)
  248. omap_serial_set_port_wakeup(49);
  249. return 0;
  250. }
  251. late_initcall(omap_serial_wakeup_init);
  252. #endif /* CONFIG_OMAP_SERIAL_WAKE */
  253. static int __init omap_init(void)
  254. {
  255. return platform_device_register(&serial_device);
  256. }
  257. arch_initcall(omap_init);