iq31244-pci.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /*
  2. * arch/arm/mach-iop3xx/iq80321-pci.c
  3. *
  4. * PCI support for the Intel IQ80321 reference board
  5. *
  6. * Author: Rory Bolt <rorybolt@pacbell.net>
  7. * Copyright (C) 2002 Rory Bolt
  8. * Copyright (C) 2004 Intel Corp.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/init.h>
  17. #include <asm/hardware.h>
  18. #include <asm/irq.h>
  19. #include <asm/mach/pci.h>
  20. #include <asm/mach-types.h>
  21. /*
  22. * The following macro is used to lookup irqs in a standard table
  23. * format for those systems that do not already have PCI
  24. * interrupts properly routed. We assume 1 <= pin <= 4
  25. */
  26. #define PCI_IRQ_TABLE_LOOKUP(minid,maxid) \
  27. ({ int _ctl_ = -1; \
  28. unsigned int _idsel = idsel - minid; \
  29. if (_idsel <= maxid) \
  30. _ctl_ = pci_irq_table[_idsel][pin-1]; \
  31. _ctl_; })
  32. #define INTA IRQ_IQ31244_INTA
  33. #define INTB IRQ_IQ31244_INTB
  34. #define INTC IRQ_IQ31244_INTC
  35. #define INTD IRQ_IQ31244_INTD
  36. #define INTE IRQ_IQ31244_I82546
  37. static inline int __init
  38. iq31244_map_irq(struct pci_dev *dev, u8 idsel, u8 pin)
  39. {
  40. static int pci_irq_table[][4] = {
  41. /*
  42. * PCI IDSEL/INTPIN->INTLINE
  43. * A B C D
  44. */
  45. #ifdef CONFIG_ARCH_EP80219
  46. {INTB, INTB, INTB, INTB}, /* CFlash */
  47. {INTE, INTE, INTE, INTE}, /* 82551 Pro 100 */
  48. {INTD, INTD, INTD, INTD}, /* PCI-X Slot */
  49. {INTC, INTC, INTC, INTC}, /* SATA */
  50. #else
  51. {INTB, INTB, INTB, INTB}, /* CFlash */
  52. {INTC, INTC, INTC, INTC}, /* SATA */
  53. {INTD, INTD, INTD, INTD}, /* PCI-X Slot */
  54. {INTE, INTE, INTE, INTE}, /* 82546 GigE */
  55. #endif // CONFIG_ARCH_EP80219
  56. };
  57. BUG_ON(pin < 1 || pin > 4);
  58. return PCI_IRQ_TABLE_LOOKUP(0, 7);
  59. }
  60. static int iq31244_setup(int nr, struct pci_sys_data *sys)
  61. {
  62. struct resource *res;
  63. if(nr != 0)
  64. return 0;
  65. res = kmalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  66. if (!res)
  67. panic("PCI: unable to alloc resources");
  68. memset(res, 0, sizeof(struct resource) * 2);
  69. res[0].start = IOP321_PCI_LOWER_IO_VA;
  70. res[0].end = IOP321_PCI_UPPER_IO_VA;
  71. res[0].name = "IQ31244 PCI I/O Space";
  72. res[0].flags = IORESOURCE_IO;
  73. res[1].start = IOP321_PCI_LOWER_MEM_PA;
  74. res[1].end = IOP321_PCI_UPPER_MEM_PA;
  75. res[1].name = "IQ31244 PCI Memory Space";
  76. res[1].flags = IORESOURCE_MEM;
  77. request_resource(&ioport_resource, &res[0]);
  78. request_resource(&iomem_resource, &res[1]);
  79. sys->mem_offset = IOP321_PCI_MEM_OFFSET;
  80. sys->io_offset = IOP321_PCI_IO_OFFSET;
  81. sys->resource[0] = &res[0];
  82. sys->resource[1] = &res[1];
  83. sys->resource[2] = NULL;
  84. return 1;
  85. }
  86. static void iq31244_preinit(void)
  87. {
  88. iop321_init();
  89. }
  90. static struct hw_pci iq31244_pci __initdata = {
  91. .swizzle = pci_std_swizzle,
  92. .nr_controllers = 1,
  93. .setup = iq31244_setup,
  94. .scan = iop321_scan_bus,
  95. .preinit = iq31244_preinit,
  96. .map_irq = iq31244_map_irq
  97. };
  98. static int __init iq31244_pci_init(void)
  99. {
  100. if (machine_is_iq31244())
  101. pci_common_init(&iq31244_pci);
  102. return 0;
  103. }
  104. subsys_initcall(iq31244_pci_init);