iop321-irq.c 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * linux/arch/arm/mach-iop3xx/iop321-irq.c
  3. *
  4. * Generic IOP321 IRQ handling functionality
  5. *
  6. * Author: Rory Bolt <rorybolt@pacbell.net>
  7. * Copyright (C) 2002 Rory Bolt
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * Added IOP3XX chipset and IQ80321 board masking code.
  14. *
  15. */
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/list.h>
  19. #include <asm/mach/irq.h>
  20. #include <asm/irq.h>
  21. #include <asm/hardware.h>
  22. #include <asm/mach-types.h>
  23. static u32 iop321_mask /* = 0 */;
  24. static inline void intctl_write(u32 val)
  25. {
  26. asm volatile("mcr p6,0,%0,c0,c0,0"::"r" (val));
  27. }
  28. static inline void intstr_write(u32 val)
  29. {
  30. asm volatile("mcr p6,0,%0,c4,c0,0"::"r" (val));
  31. }
  32. static void
  33. iop321_irq_mask (unsigned int irq)
  34. {
  35. iop321_mask &= ~(1 << (irq - IOP321_IRQ_OFS));
  36. intctl_write(iop321_mask);
  37. }
  38. static void
  39. iop321_irq_unmask (unsigned int irq)
  40. {
  41. iop321_mask |= (1 << (irq - IOP321_IRQ_OFS));
  42. intctl_write(iop321_mask);
  43. }
  44. struct irqchip ext_chip = {
  45. .ack = iop321_irq_mask,
  46. .mask = iop321_irq_mask,
  47. .unmask = iop321_irq_unmask,
  48. };
  49. void __init iop321_init_irq(void)
  50. {
  51. unsigned int i, tmp;
  52. /* Enable access to coprocessor 6 for dealing with IRQs.
  53. * From RMK:
  54. * Basically, the Intel documentation here is poor. It appears that
  55. * you need to set the bit to be able to access the coprocessor from
  56. * SVC mode. Whether that allows access from user space or not is
  57. * unclear.
  58. */
  59. asm volatile (
  60. "mrc p15, 0, %0, c15, c1, 0\n\t"
  61. "orr %0, %0, %1\n\t"
  62. "mcr p15, 0, %0, c15, c1, 0\n\t"
  63. /* The action is delayed, so we have to do this: */
  64. "mrc p15, 0, %0, c15, c1, 0\n\t"
  65. "mov %0, %0\n\t"
  66. "sub pc, pc, #4"
  67. : "=r" (tmp) : "i" (1 << 6) );
  68. intctl_write(0); // disable all interrupts
  69. intstr_write(0); // treat all as IRQ
  70. if(machine_is_iq80321() ||
  71. machine_is_iq31244()) // all interrupts are inputs to chip
  72. *IOP321_PCIIRSR = 0x0f;
  73. for(i = IOP321_IRQ_OFS; i < NR_IOP321_IRQS; i++)
  74. {
  75. set_irq_chip(i, &ext_chip);
  76. set_irq_handler(i, do_level_IRQ);
  77. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  78. }
  79. }