pci_v3.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604
  1. /*
  2. * linux/arch/arm/mach-integrator/pci_v3.c
  3. *
  4. * PCI functions for V3 host PCI bridge
  5. *
  6. * Copyright (C) 1999 ARM Limited
  7. * Copyright (C) 2000-2001 Deep Blue Solutions Ltd
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/config.h>
  24. #include <linux/kernel.h>
  25. #include <linux/pci.h>
  26. #include <linux/ptrace.h>
  27. #include <linux/slab.h>
  28. #include <linux/ioport.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/init.h>
  32. #include <asm/hardware.h>
  33. #include <asm/io.h>
  34. #include <asm/irq.h>
  35. #include <asm/system.h>
  36. #include <asm/mach/pci.h>
  37. #include <asm/hardware/pci_v3.h>
  38. /*
  39. * The V3 PCI interface chip in Integrator provides several windows from
  40. * local bus memory into the PCI memory areas. Unfortunately, there
  41. * are not really enough windows for our usage, therefore we reuse
  42. * one of the windows for access to PCI configuration space. The
  43. * memory map is as follows:
  44. *
  45. * Local Bus Memory Usage
  46. *
  47. * 40000000 - 4FFFFFFF PCI memory. 256M non-prefetchable
  48. * 50000000 - 5FFFFFFF PCI memory. 256M prefetchable
  49. * 60000000 - 60FFFFFF PCI IO. 16M
  50. * 61000000 - 61FFFFFF PCI Configuration. 16M
  51. *
  52. * There are three V3 windows, each described by a pair of V3 registers.
  53. * These are LB_BASE0/LB_MAP0, LB_BASE1/LB_MAP1 and LB_BASE2/LB_MAP2.
  54. * Base0 and Base1 can be used for any type of PCI memory access. Base2
  55. * can be used either for PCI I/O or for I20 accesses. By default, uHAL
  56. * uses this only for PCI IO space.
  57. *
  58. * Normally these spaces are mapped using the following base registers:
  59. *
  60. * Usage Local Bus Memory Base/Map registers used
  61. *
  62. * Mem 40000000 - 4FFFFFFF LB_BASE0/LB_MAP0
  63. * Mem 50000000 - 5FFFFFFF LB_BASE1/LB_MAP1
  64. * IO 60000000 - 60FFFFFF LB_BASE2/LB_MAP2
  65. * Cfg 61000000 - 61FFFFFF
  66. *
  67. * This means that I20 and PCI configuration space accesses will fail.
  68. * When PCI configuration accesses are needed (via the uHAL PCI
  69. * configuration space primitives) we must remap the spaces as follows:
  70. *
  71. * Usage Local Bus Memory Base/Map registers used
  72. *
  73. * Mem 40000000 - 4FFFFFFF LB_BASE0/LB_MAP0
  74. * Mem 50000000 - 5FFFFFFF LB_BASE0/LB_MAP0
  75. * IO 60000000 - 60FFFFFF LB_BASE2/LB_MAP2
  76. * Cfg 61000000 - 61FFFFFF LB_BASE1/LB_MAP1
  77. *
  78. * To make this work, the code depends on overlapping windows working.
  79. * The V3 chip translates an address by checking its range within
  80. * each of the BASE/MAP pairs in turn (in ascending register number
  81. * order). It will use the first matching pair. So, for example,
  82. * if the same address is mapped by both LB_BASE0/LB_MAP0 and
  83. * LB_BASE1/LB_MAP1, the V3 will use the translation from
  84. * LB_BASE0/LB_MAP0.
  85. *
  86. * To allow PCI Configuration space access, the code enlarges the
  87. * window mapped by LB_BASE0/LB_MAP0 from 256M to 512M. This occludes
  88. * the windows currently mapped by LB_BASE1/LB_MAP1 so that it can
  89. * be remapped for use by configuration cycles.
  90. *
  91. * At the end of the PCI Configuration space accesses,
  92. * LB_BASE1/LB_MAP1 is reset to map PCI Memory. Finally the window
  93. * mapped by LB_BASE0/LB_MAP0 is reduced in size from 512M to 256M to
  94. * reveal the now restored LB_BASE1/LB_MAP1 window.
  95. *
  96. * NOTE: We do not set up I2O mapping. I suspect that this is only
  97. * for an intelligent (target) device. Using I2O disables most of
  98. * the mappings into PCI memory.
  99. */
  100. // V3 access routines
  101. #define v3_writeb(o,v) __raw_writeb(v, PCI_V3_VADDR + (unsigned int)(o))
  102. #define v3_readb(o) (__raw_readb(PCI_V3_VADDR + (unsigned int)(o)))
  103. #define v3_writew(o,v) __raw_writew(v, PCI_V3_VADDR + (unsigned int)(o))
  104. #define v3_readw(o) (__raw_readw(PCI_V3_VADDR + (unsigned int)(o)))
  105. #define v3_writel(o,v) __raw_writel(v, PCI_V3_VADDR + (unsigned int)(o))
  106. #define v3_readl(o) (__raw_readl(PCI_V3_VADDR + (unsigned int)(o)))
  107. /*============================================================================
  108. *
  109. * routine: uHALir_PCIMakeConfigAddress()
  110. *
  111. * parameters: bus = which bus
  112. * device = which device
  113. * function = which function
  114. * offset = configuration space register we are interested in
  115. *
  116. * description: this routine will generate a platform dependent config
  117. * address.
  118. *
  119. * calls: none
  120. *
  121. * returns: configuration address to play on the PCI bus
  122. *
  123. * To generate the appropriate PCI configuration cycles in the PCI
  124. * configuration address space, you present the V3 with the following pattern
  125. * (which is very nearly a type 1 (except that the lower two bits are 00 and
  126. * not 01). In order for this mapping to work you need to set up one of
  127. * the local to PCI aperatures to 16Mbytes in length translating to
  128. * PCI configuration space starting at 0x0000.0000.
  129. *
  130. * PCI configuration cycles look like this:
  131. *
  132. * Type 0:
  133. *
  134. * 3 3|3 3 2 2|2 2 2 2|2 2 2 2|1 1 1 1|1 1 1 1|1 1
  135. * 3 2|1 0 9 8|7 6 5 4|3 2 1 0|9 8 7 6|5 4 3 2|1 0 9 8|7 6 5 4|3 2 1 0
  136. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  137. * | | |D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|F|F|F|R|R|R|R|R|R|0|0|
  138. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  139. *
  140. * 31:11 Device select bit.
  141. * 10:8 Function number
  142. * 7:2 Register number
  143. *
  144. * Type 1:
  145. *
  146. * 3 3|3 3 2 2|2 2 2 2|2 2 2 2|1 1 1 1|1 1 1 1|1 1
  147. * 3 2|1 0 9 8|7 6 5 4|3 2 1 0|9 8 7 6|5 4 3 2|1 0 9 8|7 6 5 4|3 2 1 0
  148. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  149. * | | | | | | | | | | |B|B|B|B|B|B|B|B|D|D|D|D|D|F|F|F|R|R|R|R|R|R|0|1|
  150. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  151. *
  152. * 31:24 reserved
  153. * 23:16 bus number (8 bits = 128 possible buses)
  154. * 15:11 Device number (5 bits)
  155. * 10:8 function number
  156. * 7:2 register number
  157. *
  158. */
  159. static DEFINE_SPINLOCK(v3_lock);
  160. #define PCI_BUS_NONMEM_START 0x00000000
  161. #define PCI_BUS_NONMEM_SIZE SZ_256M
  162. #define PCI_BUS_PREMEM_START PCI_BUS_NONMEM_START + PCI_BUS_NONMEM_SIZE
  163. #define PCI_BUS_PREMEM_SIZE SZ_256M
  164. #if PCI_BUS_NONMEM_START & 0x000fffff
  165. #error PCI_BUS_NONMEM_START must be megabyte aligned
  166. #endif
  167. #if PCI_BUS_PREMEM_START & 0x000fffff
  168. #error PCI_BUS_PREMEM_START must be megabyte aligned
  169. #endif
  170. #undef V3_LB_BASE_PREFETCH
  171. #define V3_LB_BASE_PREFETCH 0
  172. static unsigned long v3_open_config_window(struct pci_bus *bus,
  173. unsigned int devfn, int offset)
  174. {
  175. unsigned int address, mapaddress, busnr;
  176. busnr = bus->number;
  177. /*
  178. * Trap out illegal values
  179. */
  180. if (offset > 255)
  181. BUG();
  182. if (busnr > 255)
  183. BUG();
  184. if (devfn > 255)
  185. BUG();
  186. if (busnr == 0) {
  187. int slot = PCI_SLOT(devfn);
  188. /*
  189. * local bus segment so need a type 0 config cycle
  190. *
  191. * build the PCI configuration "address" with one-hot in
  192. * A31-A11
  193. *
  194. * mapaddress:
  195. * 3:1 = config cycle (101)
  196. * 0 = PCI A1 & A0 are 0 (0)
  197. */
  198. address = PCI_FUNC(devfn) << 8;
  199. mapaddress = V3_LB_MAP_TYPE_CONFIG;
  200. if (slot > 12)
  201. /*
  202. * high order bits are handled by the MAP register
  203. */
  204. mapaddress |= 1 << (slot - 5);
  205. else
  206. /*
  207. * low order bits handled directly in the address
  208. */
  209. address |= 1 << (slot + 11);
  210. } else {
  211. /*
  212. * not the local bus segment so need a type 1 config cycle
  213. *
  214. * address:
  215. * 23:16 = bus number
  216. * 15:11 = slot number (7:3 of devfn)
  217. * 10:8 = func number (2:0 of devfn)
  218. *
  219. * mapaddress:
  220. * 3:1 = config cycle (101)
  221. * 0 = PCI A1 & A0 from host bus (1)
  222. */
  223. mapaddress = V3_LB_MAP_TYPE_CONFIG | V3_LB_MAP_AD_LOW_EN;
  224. address = (busnr << 16) | (devfn << 8);
  225. }
  226. /*
  227. * Set up base0 to see all 512Mbytes of memory space (not
  228. * prefetchable), this frees up base1 for re-use by
  229. * configuration memory
  230. */
  231. v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
  232. V3_LB_BASE_ADR_SIZE_512MB | V3_LB_BASE_ENABLE);
  233. /*
  234. * Set up base1/map1 to point into configuration space.
  235. */
  236. v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_CONFIG_BASE) |
  237. V3_LB_BASE_ADR_SIZE_16MB | V3_LB_BASE_ENABLE);
  238. v3_writew(V3_LB_MAP1, mapaddress);
  239. return PCI_CONFIG_VADDR + address + offset;
  240. }
  241. static void v3_close_config_window(void)
  242. {
  243. /*
  244. * Reassign base1 for use by prefetchable PCI memory
  245. */
  246. v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE + SZ_256M) |
  247. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_PREFETCH |
  248. V3_LB_BASE_ENABLE);
  249. v3_writew(V3_LB_MAP1, v3_addr_to_lb_map(PCI_BUS_PREMEM_START) |
  250. V3_LB_MAP_TYPE_MEM_MULTIPLE);
  251. /*
  252. * And shrink base0 back to a 256M window (NOTE: MAP0 already correct)
  253. */
  254. v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
  255. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_ENABLE);
  256. }
  257. static int v3_read_config(struct pci_bus *bus, unsigned int devfn, int where,
  258. int size, u32 *val)
  259. {
  260. unsigned long addr;
  261. unsigned long flags;
  262. u32 v;
  263. spin_lock_irqsave(&v3_lock, flags);
  264. addr = v3_open_config_window(bus, devfn, where);
  265. switch (size) {
  266. case 1:
  267. v = __raw_readb(addr);
  268. break;
  269. case 2:
  270. v = __raw_readw(addr);
  271. break;
  272. default:
  273. v = __raw_readl(addr);
  274. break;
  275. }
  276. v3_close_config_window();
  277. spin_unlock_irqrestore(&v3_lock, flags);
  278. *val = v;
  279. return PCIBIOS_SUCCESSFUL;
  280. }
  281. static int v3_write_config(struct pci_bus *bus, unsigned int devfn, int where,
  282. int size, u32 val)
  283. {
  284. unsigned long addr;
  285. unsigned long flags;
  286. spin_lock_irqsave(&v3_lock, flags);
  287. addr = v3_open_config_window(bus, devfn, where);
  288. switch (size) {
  289. case 1:
  290. __raw_writeb((u8)val, addr);
  291. __raw_readb(addr);
  292. break;
  293. case 2:
  294. __raw_writew((u16)val, addr);
  295. __raw_readw(addr);
  296. break;
  297. case 4:
  298. __raw_writel(val, addr);
  299. __raw_readl(addr);
  300. break;
  301. }
  302. v3_close_config_window();
  303. spin_unlock_irqrestore(&v3_lock, flags);
  304. return PCIBIOS_SUCCESSFUL;
  305. }
  306. static struct pci_ops pci_v3_ops = {
  307. .read = v3_read_config,
  308. .write = v3_write_config,
  309. };
  310. static struct resource non_mem = {
  311. .name = "PCI non-prefetchable",
  312. .start = PHYS_PCI_MEM_BASE + PCI_BUS_NONMEM_START,
  313. .end = PHYS_PCI_MEM_BASE + PCI_BUS_NONMEM_START + PCI_BUS_NONMEM_SIZE - 1,
  314. .flags = IORESOURCE_MEM,
  315. };
  316. static struct resource pre_mem = {
  317. .name = "PCI prefetchable",
  318. .start = PHYS_PCI_MEM_BASE + PCI_BUS_PREMEM_START,
  319. .end = PHYS_PCI_MEM_BASE + PCI_BUS_PREMEM_START + PCI_BUS_PREMEM_SIZE - 1,
  320. .flags = IORESOURCE_MEM | IORESOURCE_PREFETCH,
  321. };
  322. static int __init pci_v3_setup_resources(struct resource **resource)
  323. {
  324. if (request_resource(&iomem_resource, &non_mem)) {
  325. printk(KERN_ERR "PCI: unable to allocate non-prefetchable "
  326. "memory region\n");
  327. return -EBUSY;
  328. }
  329. if (request_resource(&iomem_resource, &pre_mem)) {
  330. release_resource(&non_mem);
  331. printk(KERN_ERR "PCI: unable to allocate prefetchable "
  332. "memory region\n");
  333. return -EBUSY;
  334. }
  335. /*
  336. * bus->resource[0] is the IO resource for this bus
  337. * bus->resource[1] is the mem resource for this bus
  338. * bus->resource[2] is the prefetch mem resource for this bus
  339. */
  340. resource[0] = &ioport_resource;
  341. resource[1] = &non_mem;
  342. resource[2] = &pre_mem;
  343. return 1;
  344. }
  345. /*
  346. * These don't seem to be implemented on the Integrator I have, which
  347. * means I can't get additional information on the reason for the pm2fb
  348. * problems. I suppose I'll just have to mind-meld with the machine. ;)
  349. */
  350. #define SC_PCI (IO_ADDRESS(INTEGRATOR_SC_BASE) + INTEGRATOR_SC_PCIENABLE_OFFSET)
  351. #define SC_LBFADDR (IO_ADDRESS(INTEGRATOR_SC_BASE) + 0x20)
  352. #define SC_LBFCODE (IO_ADDRESS(INTEGRATOR_SC_BASE) + 0x24)
  353. static int
  354. v3_pci_fault(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
  355. {
  356. unsigned long pc = instruction_pointer(regs);
  357. unsigned long instr = *(unsigned long *)pc;
  358. #if 0
  359. char buf[128];
  360. sprintf(buf, "V3 fault: addr 0x%08lx, FSR 0x%03x, PC 0x%08lx [%08lx] LBFADDR=%08x LBFCODE=%02x ISTAT=%02x\n",
  361. addr, fsr, pc, instr, __raw_readl(SC_LBFADDR), __raw_readl(SC_LBFCODE) & 255,
  362. v3_readb(V3_LB_ISTAT));
  363. printk(KERN_DEBUG "%s", buf);
  364. printascii(buf);
  365. #endif
  366. v3_writeb(V3_LB_ISTAT, 0);
  367. __raw_writel(3, SC_PCI);
  368. /*
  369. * If the instruction being executed was a read,
  370. * make it look like it read all-ones.
  371. */
  372. if ((instr & 0x0c100000) == 0x04100000) {
  373. int reg = (instr >> 12) & 15;
  374. unsigned long val;
  375. if (instr & 0x00400000)
  376. val = 255;
  377. else
  378. val = -1;
  379. regs->uregs[reg] = val;
  380. regs->ARM_pc += 4;
  381. return 0;
  382. }
  383. if ((instr & 0x0e100090) == 0x00100090) {
  384. int reg = (instr >> 12) & 15;
  385. regs->uregs[reg] = -1;
  386. regs->ARM_pc += 4;
  387. return 0;
  388. }
  389. return 1;
  390. }
  391. static irqreturn_t v3_irq(int irq, void *devid, struct pt_regs *regs)
  392. {
  393. #ifdef CONFIG_DEBUG_LL
  394. unsigned long pc = instruction_pointer(regs);
  395. unsigned long instr = *(unsigned long *)pc;
  396. char buf[128];
  397. sprintf(buf, "V3 int %d: pc=0x%08lx [%08lx] LBFADDR=%08x LBFCODE=%02x ISTAT=%02x\n", irq,
  398. pc, instr, __raw_readl(SC_LBFADDR), __raw_readl(SC_LBFCODE) & 255,
  399. v3_readb(V3_LB_ISTAT));
  400. printascii(buf);
  401. #endif
  402. v3_writew(V3_PCI_STAT, 0xf000);
  403. v3_writeb(V3_LB_ISTAT, 0);
  404. __raw_writel(3, SC_PCI);
  405. #ifdef CONFIG_DEBUG_LL
  406. /*
  407. * If the instruction being executed was a read,
  408. * make it look like it read all-ones.
  409. */
  410. if ((instr & 0x0c100000) == 0x04100000) {
  411. int reg = (instr >> 16) & 15;
  412. sprintf(buf, " reg%d = %08lx\n", reg, regs->uregs[reg]);
  413. printascii(buf);
  414. }
  415. #endif
  416. return IRQ_HANDLED;
  417. }
  418. int __init pci_v3_setup(int nr, struct pci_sys_data *sys)
  419. {
  420. int ret = 0;
  421. if (nr == 0) {
  422. sys->mem_offset = PHYS_PCI_MEM_BASE;
  423. ret = pci_v3_setup_resources(sys->resource);
  424. }
  425. return ret;
  426. }
  427. struct pci_bus *pci_v3_scan_bus(int nr, struct pci_sys_data *sys)
  428. {
  429. return pci_scan_bus(sys->busnr, &pci_v3_ops, sys);
  430. }
  431. /*
  432. * V3_LB_BASE? - local bus address
  433. * V3_LB_MAP? - pci bus address
  434. */
  435. void __init pci_v3_preinit(void)
  436. {
  437. unsigned long flags;
  438. unsigned int temp;
  439. int ret;
  440. /*
  441. * Hook in our fault handler for PCI errors
  442. */
  443. hook_fault_code(4, v3_pci_fault, SIGBUS, "external abort on linefetch");
  444. hook_fault_code(6, v3_pci_fault, SIGBUS, "external abort on linefetch");
  445. hook_fault_code(8, v3_pci_fault, SIGBUS, "external abort on non-linefetch");
  446. hook_fault_code(10, v3_pci_fault, SIGBUS, "external abort on non-linefetch");
  447. spin_lock_irqsave(&v3_lock, flags);
  448. /*
  449. * Unlock V3 registers, but only if they were previously locked.
  450. */
  451. if (v3_readw(V3_SYSTEM) & V3_SYSTEM_M_LOCK)
  452. v3_writew(V3_SYSTEM, 0xa05f);
  453. /*
  454. * Setup window 0 - PCI non-prefetchable memory
  455. * Local: 0x40000000 Bus: 0x00000000 Size: 256MB
  456. */
  457. v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
  458. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_ENABLE);
  459. v3_writew(V3_LB_MAP0, v3_addr_to_lb_map(PCI_BUS_NONMEM_START) |
  460. V3_LB_MAP_TYPE_MEM);
  461. /*
  462. * Setup window 1 - PCI prefetchable memory
  463. * Local: 0x50000000 Bus: 0x10000000 Size: 256MB
  464. */
  465. v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE + SZ_256M) |
  466. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_PREFETCH |
  467. V3_LB_BASE_ENABLE);
  468. v3_writew(V3_LB_MAP1, v3_addr_to_lb_map(PCI_BUS_PREMEM_START) |
  469. V3_LB_MAP_TYPE_MEM_MULTIPLE);
  470. /*
  471. * Setup window 2 - PCI IO
  472. */
  473. v3_writel(V3_LB_BASE2, v3_addr_to_lb_base2(PHYS_PCI_IO_BASE) |
  474. V3_LB_BASE_ENABLE);
  475. v3_writew(V3_LB_MAP2, v3_addr_to_lb_map2(0));
  476. /*
  477. * Disable PCI to host IO cycles
  478. */
  479. temp = v3_readw(V3_PCI_CFG) & ~V3_PCI_CFG_M_I2O_EN;
  480. temp |= V3_PCI_CFG_M_IO_REG_DIS | V3_PCI_CFG_M_IO_DIS;
  481. v3_writew(V3_PCI_CFG, temp);
  482. printk(KERN_DEBUG "FIFO_CFG: %04x FIFO_PRIO: %04x\n",
  483. v3_readw(V3_FIFO_CFG), v3_readw(V3_FIFO_PRIORITY));
  484. /*
  485. * Set the V3 FIFO such that writes have higher priority than
  486. * reads, and local bus write causes local bus read fifo flush.
  487. * Same for PCI.
  488. */
  489. v3_writew(V3_FIFO_PRIORITY, 0x0a0a);
  490. /*
  491. * Re-lock the system register.
  492. */
  493. temp = v3_readw(V3_SYSTEM) | V3_SYSTEM_M_LOCK;
  494. v3_writew(V3_SYSTEM, temp);
  495. /*
  496. * Clear any error conditions, and enable write errors.
  497. */
  498. v3_writeb(V3_LB_ISTAT, 0);
  499. v3_writew(V3_LB_CFG, v3_readw(V3_LB_CFG) | (1 << 10));
  500. v3_writeb(V3_LB_IMASK, 0x28);
  501. __raw_writel(3, SC_PCI);
  502. /*
  503. * Grab the PCI error interrupt.
  504. */
  505. ret = request_irq(IRQ_AP_V3INT, v3_irq, 0, "V3", NULL);
  506. if (ret)
  507. printk(KERN_ERR "PCI: unable to grab PCI error "
  508. "interrupt: %d\n", ret);
  509. spin_unlock_irqrestore(&v3_lock, flags);
  510. }
  511. void __init pci_v3_postinit(void)
  512. {
  513. unsigned int pci_cmd;
  514. pci_cmd = PCI_COMMAND_MEMORY |
  515. PCI_COMMAND_MASTER | PCI_COMMAND_INVALIDATE;
  516. v3_writew(V3_PCI_CMD, pci_cmd);
  517. v3_writeb(V3_LB_ISTAT, ~0x40);
  518. v3_writeb(V3_LB_IMASK, 0x68);
  519. #if 0
  520. ret = request_irq(IRQ_AP_LBUSTIMEOUT, lb_timeout, 0, "bus timeout", NULL);
  521. if (ret)
  522. printk(KERN_ERR "PCI: unable to grab local bus timeout "
  523. "interrupt: %d\n", ret);
  524. #endif
  525. }