integrator_ap.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_ap.c
  3. *
  4. * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/types.h>
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/list.h>
  24. #include <linux/device.h>
  25. #include <linux/slab.h>
  26. #include <linux/string.h>
  27. #include <linux/sysdev.h>
  28. #include <asm/hardware.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. #include <asm/setup.h>
  32. #include <asm/mach-types.h>
  33. #include <asm/hardware/amba.h>
  34. #include <asm/hardware/amba_kmi.h>
  35. #include <asm/arch/lm.h>
  36. #include <asm/mach/arch.h>
  37. #include <asm/mach/flash.h>
  38. #include <asm/mach/irq.h>
  39. #include <asm/mach/map.h>
  40. #include <asm/mach/time.h>
  41. #include "common.h"
  42. /*
  43. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  44. * is the (PA >> 12).
  45. *
  46. * Setup a VA for the Integrator interrupt controller (for header #0,
  47. * just for now).
  48. */
  49. #define VA_IC_BASE IO_ADDRESS(INTEGRATOR_IC_BASE)
  50. #define VA_SC_BASE IO_ADDRESS(INTEGRATOR_SC_BASE)
  51. #define VA_EBI_BASE IO_ADDRESS(INTEGRATOR_EBI_BASE)
  52. #define VA_CMIC_BASE IO_ADDRESS(INTEGRATOR_HDR_BASE) + INTEGRATOR_HDR_IC_OFFSET
  53. /*
  54. * Logical Physical
  55. * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M)
  56. * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M)
  57. * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k)
  58. * ee000000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M)
  59. * ef000000 Cache flush
  60. * f1000000 10000000 Core module registers
  61. * f1100000 11000000 System controller registers
  62. * f1200000 12000000 EBI registers
  63. * f1300000 13000000 Counter/Timer
  64. * f1400000 14000000 Interrupt controller
  65. * f1600000 16000000 UART 0
  66. * f1700000 17000000 UART 1
  67. * f1a00000 1a000000 Debug LEDs
  68. * f1b00000 1b000000 GPIO
  69. */
  70. static struct map_desc ap_io_desc[] __initdata = {
  71. { IO_ADDRESS(INTEGRATOR_HDR_BASE), INTEGRATOR_HDR_BASE, SZ_4K, MT_DEVICE },
  72. { IO_ADDRESS(INTEGRATOR_SC_BASE), INTEGRATOR_SC_BASE, SZ_4K, MT_DEVICE },
  73. { IO_ADDRESS(INTEGRATOR_EBI_BASE), INTEGRATOR_EBI_BASE, SZ_4K, MT_DEVICE },
  74. { IO_ADDRESS(INTEGRATOR_CT_BASE), INTEGRATOR_CT_BASE, SZ_4K, MT_DEVICE },
  75. { IO_ADDRESS(INTEGRATOR_IC_BASE), INTEGRATOR_IC_BASE, SZ_4K, MT_DEVICE },
  76. { IO_ADDRESS(INTEGRATOR_UART0_BASE), INTEGRATOR_UART0_BASE, SZ_4K, MT_DEVICE },
  77. { IO_ADDRESS(INTEGRATOR_UART1_BASE), INTEGRATOR_UART1_BASE, SZ_4K, MT_DEVICE },
  78. { IO_ADDRESS(INTEGRATOR_DBG_BASE), INTEGRATOR_DBG_BASE, SZ_4K, MT_DEVICE },
  79. { IO_ADDRESS(INTEGRATOR_GPIO_BASE), INTEGRATOR_GPIO_BASE, SZ_4K, MT_DEVICE },
  80. { PCI_MEMORY_VADDR, PHYS_PCI_MEM_BASE, SZ_16M, MT_DEVICE },
  81. { PCI_CONFIG_VADDR, PHYS_PCI_CONFIG_BASE, SZ_16M, MT_DEVICE },
  82. { PCI_V3_VADDR, PHYS_PCI_V3_BASE, SZ_64K, MT_DEVICE },
  83. { PCI_IO_VADDR, PHYS_PCI_IO_BASE, SZ_64K, MT_DEVICE }
  84. };
  85. static void __init ap_map_io(void)
  86. {
  87. iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
  88. }
  89. #define INTEGRATOR_SC_VALID_INT 0x003fffff
  90. static void sc_mask_irq(unsigned int irq)
  91. {
  92. writel(1 << irq, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  93. }
  94. static void sc_unmask_irq(unsigned int irq)
  95. {
  96. writel(1 << irq, VA_IC_BASE + IRQ_ENABLE_SET);
  97. }
  98. static struct irqchip sc_chip = {
  99. .ack = sc_mask_irq,
  100. .mask = sc_mask_irq,
  101. .unmask = sc_unmask_irq,
  102. };
  103. static void __init ap_init_irq(void)
  104. {
  105. unsigned int i;
  106. /* Disable all interrupts initially. */
  107. /* Do the core module ones */
  108. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  109. /* do the header card stuff next */
  110. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  111. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  112. for (i = 0; i < NR_IRQS; i++) {
  113. if (((1 << i) & INTEGRATOR_SC_VALID_INT) != 0) {
  114. set_irq_chip(i, &sc_chip);
  115. set_irq_handler(i, do_level_IRQ);
  116. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  117. }
  118. }
  119. }
  120. #ifdef CONFIG_PM
  121. static unsigned long ic_irq_enable;
  122. static int irq_suspend(struct sys_device *dev, pm_message_t state)
  123. {
  124. ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
  125. return 0;
  126. }
  127. static int irq_resume(struct sys_device *dev)
  128. {
  129. /* disable all irq sources */
  130. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  131. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  132. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  133. writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
  134. return 0;
  135. }
  136. #else
  137. #define irq_suspend NULL
  138. #define irq_resume NULL
  139. #endif
  140. static struct sysdev_class irq_class = {
  141. set_kset_name("irq"),
  142. .suspend = irq_suspend,
  143. .resume = irq_resume,
  144. };
  145. static struct sys_device irq_device = {
  146. .id = 0,
  147. .cls = &irq_class,
  148. };
  149. static int __init irq_init_sysfs(void)
  150. {
  151. int ret = sysdev_class_register(&irq_class);
  152. if (ret == 0)
  153. ret = sysdev_register(&irq_device);
  154. return ret;
  155. }
  156. device_initcall(irq_init_sysfs);
  157. /*
  158. * Flash handling.
  159. */
  160. #define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
  161. #define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
  162. #define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
  163. #define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
  164. static int ap_flash_init(void)
  165. {
  166. u32 tmp;
  167. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  168. tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
  169. writel(tmp, EBI_CSR1);
  170. if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
  171. writel(0xa05f, EBI_LOCK);
  172. writel(tmp, EBI_CSR1);
  173. writel(0, EBI_LOCK);
  174. }
  175. return 0;
  176. }
  177. static void ap_flash_exit(void)
  178. {
  179. u32 tmp;
  180. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  181. tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
  182. writel(tmp, EBI_CSR1);
  183. if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
  184. writel(0xa05f, EBI_LOCK);
  185. writel(tmp, EBI_CSR1);
  186. writel(0, EBI_LOCK);
  187. }
  188. }
  189. static void ap_flash_set_vpp(int on)
  190. {
  191. unsigned long reg = on ? SC_CTRLS : SC_CTRLC;
  192. writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
  193. }
  194. static struct flash_platform_data ap_flash_data = {
  195. .map_name = "cfi_probe",
  196. .width = 4,
  197. .init = ap_flash_init,
  198. .exit = ap_flash_exit,
  199. .set_vpp = ap_flash_set_vpp,
  200. };
  201. static struct resource cfi_flash_resource = {
  202. .start = INTEGRATOR_FLASH_BASE,
  203. .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
  204. .flags = IORESOURCE_MEM,
  205. };
  206. static struct platform_device cfi_flash_device = {
  207. .name = "armflash",
  208. .id = 0,
  209. .dev = {
  210. .platform_data = &ap_flash_data,
  211. },
  212. .num_resources = 1,
  213. .resource = &cfi_flash_resource,
  214. };
  215. static void __init ap_init(void)
  216. {
  217. unsigned long sc_dec;
  218. int i;
  219. platform_device_register(&cfi_flash_device);
  220. sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
  221. for (i = 0; i < 4; i++) {
  222. struct lm_device *lmdev;
  223. if ((sc_dec & (16 << i)) == 0)
  224. continue;
  225. lmdev = kmalloc(sizeof(struct lm_device), GFP_KERNEL);
  226. if (!lmdev)
  227. continue;
  228. memset(lmdev, 0, sizeof(struct lm_device));
  229. lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
  230. lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
  231. lmdev->resource.flags = IORESOURCE_MEM;
  232. lmdev->irq = IRQ_AP_EXPINT0 + i;
  233. lmdev->id = i;
  234. lm_device_register(lmdev);
  235. }
  236. }
  237. static void __init ap_init_timer(void)
  238. {
  239. integrator_time_init(1000000 * TICKS_PER_uSEC / HZ, 0);
  240. }
  241. static struct sys_timer ap_timer = {
  242. .init = ap_init_timer,
  243. .offset = integrator_gettimeoffset,
  244. };
  245. MACHINE_START(INTEGRATOR, "ARM-Integrator")
  246. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  247. .phys_ram = 0x00000000,
  248. .phys_io = 0x16000000,
  249. .io_pg_offst = ((0xf1600000) >> 18) & 0xfffc,
  250. .boot_params = 0x00000100,
  251. .map_io = ap_map_io,
  252. .init_irq = ap_init_irq,
  253. .timer = &ap_timer,
  254. .init_machine = ap_init,
  255. MACHINE_END