core.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * linux/arch/arm/mach-clps7500/core.c
  3. *
  4. * Copyright (C) 1998 Russell King
  5. * Copyright (C) 1999 Nexus Electronics Ltd
  6. *
  7. * Extra MM routines for CL7500 architecture
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/types.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/list.h>
  13. #include <linux/sched.h>
  14. #include <linux/init.h>
  15. #include <linux/device.h>
  16. #include <linux/serial_8250.h>
  17. #include <asm/mach/arch.h>
  18. #include <asm/mach/map.h>
  19. #include <asm/mach/irq.h>
  20. #include <asm/mach/time.h>
  21. #include <asm/hardware.h>
  22. #include <asm/hardware/iomd.h>
  23. #include <asm/io.h>
  24. #include <asm/irq.h>
  25. #include <asm/mach-types.h>
  26. unsigned int vram_size;
  27. static void cl7500_ack_irq_a(unsigned int irq)
  28. {
  29. unsigned int val, mask;
  30. mask = 1 << irq;
  31. val = iomd_readb(IOMD_IRQMASKA);
  32. iomd_writeb(val & ~mask, IOMD_IRQMASKA);
  33. iomd_writeb(mask, IOMD_IRQCLRA);
  34. }
  35. static void cl7500_mask_irq_a(unsigned int irq)
  36. {
  37. unsigned int val, mask;
  38. mask = 1 << irq;
  39. val = iomd_readb(IOMD_IRQMASKA);
  40. iomd_writeb(val & ~mask, IOMD_IRQMASKA);
  41. }
  42. static void cl7500_unmask_irq_a(unsigned int irq)
  43. {
  44. unsigned int val, mask;
  45. mask = 1 << irq;
  46. val = iomd_readb(IOMD_IRQMASKA);
  47. iomd_writeb(val | mask, IOMD_IRQMASKA);
  48. }
  49. static struct irqchip clps7500_a_chip = {
  50. .ack = cl7500_ack_irq_a,
  51. .mask = cl7500_mask_irq_a,
  52. .unmask = cl7500_unmask_irq_a,
  53. };
  54. static void cl7500_mask_irq_b(unsigned int irq)
  55. {
  56. unsigned int val, mask;
  57. mask = 1 << (irq & 7);
  58. val = iomd_readb(IOMD_IRQMASKB);
  59. iomd_writeb(val & ~mask, IOMD_IRQMASKB);
  60. }
  61. static void cl7500_unmask_irq_b(unsigned int irq)
  62. {
  63. unsigned int val, mask;
  64. mask = 1 << (irq & 7);
  65. val = iomd_readb(IOMD_IRQMASKB);
  66. iomd_writeb(val | mask, IOMD_IRQMASKB);
  67. }
  68. static struct irqchip clps7500_b_chip = {
  69. .ack = cl7500_mask_irq_b,
  70. .mask = cl7500_mask_irq_b,
  71. .unmask = cl7500_unmask_irq_b,
  72. };
  73. static void cl7500_mask_irq_c(unsigned int irq)
  74. {
  75. unsigned int val, mask;
  76. mask = 1 << (irq & 7);
  77. val = iomd_readb(IOMD_IRQMASKC);
  78. iomd_writeb(val & ~mask, IOMD_IRQMASKC);
  79. }
  80. static void cl7500_unmask_irq_c(unsigned int irq)
  81. {
  82. unsigned int val, mask;
  83. mask = 1 << (irq & 7);
  84. val = iomd_readb(IOMD_IRQMASKC);
  85. iomd_writeb(val | mask, IOMD_IRQMASKC);
  86. }
  87. static struct irqchip clps7500_c_chip = {
  88. .ack = cl7500_mask_irq_c,
  89. .mask = cl7500_mask_irq_c,
  90. .unmask = cl7500_unmask_irq_c,
  91. };
  92. static void cl7500_mask_irq_d(unsigned int irq)
  93. {
  94. unsigned int val, mask;
  95. mask = 1 << (irq & 7);
  96. val = iomd_readb(IOMD_IRQMASKD);
  97. iomd_writeb(val & ~mask, IOMD_IRQMASKD);
  98. }
  99. static void cl7500_unmask_irq_d(unsigned int irq)
  100. {
  101. unsigned int val, mask;
  102. mask = 1 << (irq & 7);
  103. val = iomd_readb(IOMD_IRQMASKD);
  104. iomd_writeb(val | mask, IOMD_IRQMASKD);
  105. }
  106. static struct irqchip clps7500_d_chip = {
  107. .ack = cl7500_mask_irq_d,
  108. .mask = cl7500_mask_irq_d,
  109. .unmask = cl7500_unmask_irq_d,
  110. };
  111. static void cl7500_mask_irq_dma(unsigned int irq)
  112. {
  113. unsigned int val, mask;
  114. mask = 1 << (irq & 7);
  115. val = iomd_readb(IOMD_DMAMASK);
  116. iomd_writeb(val & ~mask, IOMD_DMAMASK);
  117. }
  118. static void cl7500_unmask_irq_dma(unsigned int irq)
  119. {
  120. unsigned int val, mask;
  121. mask = 1 << (irq & 7);
  122. val = iomd_readb(IOMD_DMAMASK);
  123. iomd_writeb(val | mask, IOMD_DMAMASK);
  124. }
  125. static struct irqchip clps7500_dma_chip = {
  126. .ack = cl7500_mask_irq_dma,
  127. .mask = cl7500_mask_irq_dma,
  128. .unmask = cl7500_unmask_irq_dma,
  129. };
  130. static void cl7500_mask_irq_fiq(unsigned int irq)
  131. {
  132. unsigned int val, mask;
  133. mask = 1 << (irq & 7);
  134. val = iomd_readb(IOMD_FIQMASK);
  135. iomd_writeb(val & ~mask, IOMD_FIQMASK);
  136. }
  137. static void cl7500_unmask_irq_fiq(unsigned int irq)
  138. {
  139. unsigned int val, mask;
  140. mask = 1 << (irq & 7);
  141. val = iomd_readb(IOMD_FIQMASK);
  142. iomd_writeb(val | mask, IOMD_FIQMASK);
  143. }
  144. static struct irqchip clps7500_fiq_chip = {
  145. .ack = cl7500_mask_irq_fiq,
  146. .mask = cl7500_mask_irq_fiq,
  147. .unmask = cl7500_unmask_irq_fiq,
  148. };
  149. static void cl7500_no_action(unsigned int irq)
  150. {
  151. }
  152. static struct irqchip clps7500_no_chip = {
  153. .ack = cl7500_no_action,
  154. .mask = cl7500_no_action,
  155. .unmask = cl7500_no_action,
  156. };
  157. static struct irqaction irq_isa = { no_action, 0, CPU_MASK_NONE, "isa", NULL, NULL };
  158. static void __init clps7500_init_irq(void)
  159. {
  160. unsigned int irq, flags;
  161. iomd_writeb(0, IOMD_IRQMASKA);
  162. iomd_writeb(0, IOMD_IRQMASKB);
  163. iomd_writeb(0, IOMD_FIQMASK);
  164. iomd_writeb(0, IOMD_DMAMASK);
  165. for (irq = 0; irq < NR_IRQS; irq++) {
  166. flags = IRQF_VALID;
  167. if (irq <= 6 || (irq >= 9 && irq <= 15) ||
  168. (irq >= 48 && irq <= 55))
  169. flags |= IRQF_PROBE;
  170. switch (irq) {
  171. case 0 ... 7:
  172. set_irq_chip(irq, &clps7500_a_chip);
  173. set_irq_handler(irq, do_level_IRQ);
  174. set_irq_flags(irq, flags);
  175. break;
  176. case 8 ... 15:
  177. set_irq_chip(irq, &clps7500_b_chip);
  178. set_irq_handler(irq, do_level_IRQ);
  179. set_irq_flags(irq, flags);
  180. break;
  181. case 16 ... 22:
  182. set_irq_chip(irq, &clps7500_dma_chip);
  183. set_irq_handler(irq, do_level_IRQ);
  184. set_irq_flags(irq, flags);
  185. break;
  186. case 24 ... 31:
  187. set_irq_chip(irq, &clps7500_c_chip);
  188. set_irq_handler(irq, do_level_IRQ);
  189. set_irq_flags(irq, flags);
  190. break;
  191. case 40 ... 47:
  192. set_irq_chip(irq, &clps7500_d_chip);
  193. set_irq_handler(irq, do_level_IRQ);
  194. set_irq_flags(irq, flags);
  195. break;
  196. case 48 ... 55:
  197. set_irq_chip(irq, &clps7500_no_chip);
  198. set_irq_handler(irq, do_level_IRQ);
  199. set_irq_flags(irq, flags);
  200. break;
  201. case 64 ... 72:
  202. set_irq_chip(irq, &clps7500_fiq_chip);
  203. set_irq_handler(irq, do_level_IRQ);
  204. set_irq_flags(irq, flags);
  205. break;
  206. }
  207. }
  208. setup_irq(IRQ_ISA, &irq_isa);
  209. }
  210. static struct map_desc cl7500_io_desc[] __initdata = {
  211. { IO_BASE, IO_START, IO_SIZE, MT_DEVICE }, /* IO space */
  212. { ISA_BASE, ISA_START, ISA_SIZE, MT_DEVICE }, /* ISA space */
  213. { FLASH_BASE, FLASH_START, FLASH_SIZE, MT_DEVICE }, /* Flash */
  214. { LED_BASE, LED_START, LED_SIZE, MT_DEVICE } /* LED */
  215. };
  216. static void __init clps7500_map_io(void)
  217. {
  218. iotable_init(cl7500_io_desc, ARRAY_SIZE(cl7500_io_desc));
  219. }
  220. extern void ioctime_init(void);
  221. extern unsigned long ioc_timer_gettimeoffset(void);
  222. static irqreturn_t
  223. clps7500_timer_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  224. {
  225. write_seqlock(&xtime_lock);
  226. timer_tick(regs);
  227. /* Why not using do_leds interface?? */
  228. {
  229. /* Twinkle the lights. */
  230. static int count, state = 0xff00;
  231. if (count-- == 0) {
  232. state ^= 0x100;
  233. count = 25;
  234. *((volatile unsigned int *)LED_ADDRESS) = state;
  235. }
  236. }
  237. write_sequnlock(&xtime_lock);
  238. return IRQ_HANDLED;
  239. }
  240. static struct irqaction clps7500_timer_irq = {
  241. .name = "CLPS7500 Timer Tick",
  242. .flags = SA_INTERRUPT | SA_TIMER,
  243. .handler = clps7500_timer_interrupt,
  244. };
  245. /*
  246. * Set up timer interrupt.
  247. */
  248. static void __init clps7500_timer_init(void)
  249. {
  250. ioctime_init();
  251. setup_irq(IRQ_TIMER, &clps7500_timer_irq);
  252. }
  253. static struct sys_timer clps7500_timer = {
  254. .init = clps7500_timer_init,
  255. .offset = ioc_timer_gettimeoffset,
  256. };
  257. static struct plat_serial8250_port serial_platform_data[] = {
  258. {
  259. .mapbase = 0x03010fe0,
  260. .irq = 10,
  261. .uartclk = 1843200,
  262. .regshift = 2,
  263. .iotype = UPIO_MEM,
  264. .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SKIP_TEST,
  265. },
  266. {
  267. .mapbase = 0x03010be0,
  268. .irq = 0,
  269. .uartclk = 1843200,
  270. .regshift = 2,
  271. .iotype = UPIO_MEM,
  272. .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SKIP_TEST,
  273. },
  274. {
  275. .iobase = ISASLOT_IO + 0x2e8,
  276. .irq = 41,
  277. .uartclk = 1843200,
  278. .regshift = 0,
  279. .iotype = UPIO_PORT,
  280. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  281. },
  282. {
  283. .iobase = ISASLOT_IO + 0x3e8,
  284. .irq = 40,
  285. .uartclk = 1843200,
  286. .regshift = 0,
  287. .iotype = UPIO_PORT,
  288. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  289. },
  290. { },
  291. };
  292. static struct platform_device serial_device = {
  293. .name = "serial8250",
  294. .id = PLAT8250_DEV_PLATFORM,
  295. .dev = {
  296. .platform_data = serial_platform_data,
  297. },
  298. };
  299. static void __init clps7500_init(void)
  300. {
  301. platform_device_register(&serial_device);
  302. }
  303. MACHINE_START(CLPS7500, "CL-PS7500")
  304. /* Maintainer: Philip Blundell */
  305. .phys_ram = 0x10000000,
  306. .phys_io = 0x03000000,
  307. .io_pg_offst = ((0xe0000000) >> 18) & 0xfffc,
  308. .map_io = clps7500_map_io,
  309. .init_irq = clps7500_init_irq,
  310. .init_machine = clps7500_init,
  311. .timer = &clps7500_timer,
  312. MACHINE_END