sys_titan.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. /*
  2. * linux/arch/alpha/kernel/sys_titan.c
  3. *
  4. * Copyright (C) 1995 David A Rusling
  5. * Copyright (C) 1996, 1999 Jay A Estabrook
  6. * Copyright (C) 1998, 1999 Richard Henderson
  7. * Copyright (C) 1999, 2000 Jeff Wiedemeier
  8. *
  9. * Code supporting TITAN systems (EV6+TITAN), currently:
  10. * Privateer
  11. * Falcon
  12. * Granite
  13. */
  14. #include <linux/config.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/mm.h>
  18. #include <linux/sched.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/bitops.h>
  22. #include <asm/ptrace.h>
  23. #include <asm/system.h>
  24. #include <asm/dma.h>
  25. #include <asm/irq.h>
  26. #include <asm/mmu_context.h>
  27. #include <asm/io.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/core_titan.h>
  30. #include <asm/hwrpb.h>
  31. #include <asm/tlbflush.h>
  32. #include "proto.h"
  33. #include "irq_impl.h"
  34. #include "pci_impl.h"
  35. #include "machvec_impl.h"
  36. #include "err_impl.h"
  37. /*
  38. * Titan generic
  39. */
  40. /*
  41. * Titan supports up to 4 CPUs
  42. */
  43. static unsigned long titan_cpu_irq_affinity[4] = { ~0UL, ~0UL, ~0UL, ~0UL };
  44. /*
  45. * Mask is set (1) if enabled
  46. */
  47. static unsigned long titan_cached_irq_mask;
  48. /*
  49. * Need SMP-safe access to interrupt CSRs
  50. */
  51. DEFINE_SPINLOCK(titan_irq_lock);
  52. static void
  53. titan_update_irq_hw(unsigned long mask)
  54. {
  55. register titan_cchip *cchip = TITAN_cchip;
  56. unsigned long isa_enable = 1UL << 55;
  57. register int bcpu = boot_cpuid;
  58. #ifdef CONFIG_SMP
  59. cpumask_t cpm = cpu_present_mask;
  60. volatile unsigned long *dim0, *dim1, *dim2, *dim3;
  61. unsigned long mask0, mask1, mask2, mask3, dummy;
  62. mask &= ~isa_enable;
  63. mask0 = mask & titan_cpu_irq_affinity[0];
  64. mask1 = mask & titan_cpu_irq_affinity[1];
  65. mask2 = mask & titan_cpu_irq_affinity[2];
  66. mask3 = mask & titan_cpu_irq_affinity[3];
  67. if (bcpu == 0) mask0 |= isa_enable;
  68. else if (bcpu == 1) mask1 |= isa_enable;
  69. else if (bcpu == 2) mask2 |= isa_enable;
  70. else mask3 |= isa_enable;
  71. dim0 = &cchip->dim0.csr;
  72. dim1 = &cchip->dim1.csr;
  73. dim2 = &cchip->dim2.csr;
  74. dim3 = &cchip->dim3.csr;
  75. if (!cpu_isset(0, cpm)) dim0 = &dummy;
  76. if (!cpu_isset(1, cpm)) dim1 = &dummy;
  77. if (!cpu_isset(2, cpm)) dim2 = &dummy;
  78. if (!cpu_isset(3, cpm)) dim3 = &dummy;
  79. *dim0 = mask0;
  80. *dim1 = mask1;
  81. *dim2 = mask2;
  82. *dim3 = mask3;
  83. mb();
  84. *dim0;
  85. *dim1;
  86. *dim2;
  87. *dim3;
  88. #else
  89. volatile unsigned long *dimB;
  90. dimB = &cchip->dim0.csr;
  91. if (bcpu == 1) dimB = &cchip->dim1.csr;
  92. else if (bcpu == 2) dimB = &cchip->dim2.csr;
  93. else if (bcpu == 3) dimB = &cchip->dim3.csr;
  94. *dimB = mask | isa_enable;
  95. mb();
  96. *dimB;
  97. #endif
  98. }
  99. static inline void
  100. titan_enable_irq(unsigned int irq)
  101. {
  102. spin_lock(&titan_irq_lock);
  103. titan_cached_irq_mask |= 1UL << (irq - 16);
  104. titan_update_irq_hw(titan_cached_irq_mask);
  105. spin_unlock(&titan_irq_lock);
  106. }
  107. static inline void
  108. titan_disable_irq(unsigned int irq)
  109. {
  110. spin_lock(&titan_irq_lock);
  111. titan_cached_irq_mask &= ~(1UL << (irq - 16));
  112. titan_update_irq_hw(titan_cached_irq_mask);
  113. spin_unlock(&titan_irq_lock);
  114. }
  115. static unsigned int
  116. titan_startup_irq(unsigned int irq)
  117. {
  118. titan_enable_irq(irq);
  119. return 0; /* never anything pending */
  120. }
  121. static void
  122. titan_end_irq(unsigned int irq)
  123. {
  124. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  125. titan_enable_irq(irq);
  126. }
  127. static void
  128. titan_cpu_set_irq_affinity(unsigned int irq, cpumask_t affinity)
  129. {
  130. int cpu;
  131. for (cpu = 0; cpu < 4; cpu++) {
  132. if (cpu_isset(cpu, affinity))
  133. titan_cpu_irq_affinity[cpu] |= 1UL << irq;
  134. else
  135. titan_cpu_irq_affinity[cpu] &= ~(1UL << irq);
  136. }
  137. }
  138. static void
  139. titan_set_irq_affinity(unsigned int irq, cpumask_t affinity)
  140. {
  141. spin_lock(&titan_irq_lock);
  142. titan_cpu_set_irq_affinity(irq - 16, affinity);
  143. titan_update_irq_hw(titan_cached_irq_mask);
  144. spin_unlock(&titan_irq_lock);
  145. }
  146. static void
  147. titan_device_interrupt(unsigned long vector, struct pt_regs * regs)
  148. {
  149. printk("titan_device_interrupt: NOT IMPLEMENTED YET!! \n");
  150. }
  151. static void
  152. titan_srm_device_interrupt(unsigned long vector, struct pt_regs * regs)
  153. {
  154. int irq;
  155. irq = (vector - 0x800) >> 4;
  156. handle_irq(irq, regs);
  157. }
  158. static void __init
  159. init_titan_irqs(struct hw_interrupt_type * ops, int imin, int imax)
  160. {
  161. long i;
  162. for (i = imin; i <= imax; ++i) {
  163. irq_desc[i].status = IRQ_DISABLED | IRQ_LEVEL;
  164. irq_desc[i].handler = ops;
  165. }
  166. }
  167. static struct hw_interrupt_type titan_irq_type = {
  168. .typename = "TITAN",
  169. .startup = titan_startup_irq,
  170. .shutdown = titan_disable_irq,
  171. .enable = titan_enable_irq,
  172. .disable = titan_disable_irq,
  173. .ack = titan_disable_irq,
  174. .end = titan_end_irq,
  175. .set_affinity = titan_set_irq_affinity,
  176. };
  177. static irqreturn_t
  178. titan_intr_nop(int irq, void *dev_id, struct pt_regs *regs)
  179. {
  180. /*
  181. * This is a NOP interrupt handler for the purposes of
  182. * event counting -- just return.
  183. */
  184. return IRQ_HANDLED;
  185. }
  186. static void __init
  187. titan_init_irq(void)
  188. {
  189. if (alpha_using_srm && !alpha_mv.device_interrupt)
  190. alpha_mv.device_interrupt = titan_srm_device_interrupt;
  191. if (!alpha_mv.device_interrupt)
  192. alpha_mv.device_interrupt = titan_device_interrupt;
  193. titan_update_irq_hw(0);
  194. init_titan_irqs(&titan_irq_type, 16, 63 + 16);
  195. }
  196. static void __init
  197. titan_legacy_init_irq(void)
  198. {
  199. /* init the legacy dma controller */
  200. outb(0, DMA1_RESET_REG);
  201. outb(0, DMA2_RESET_REG);
  202. outb(DMA_MODE_CASCADE, DMA2_MODE_REG);
  203. outb(0, DMA2_MASK_REG);
  204. /* init the legacy irq controller */
  205. init_i8259a_irqs();
  206. /* init the titan irqs */
  207. titan_init_irq();
  208. }
  209. void
  210. titan_dispatch_irqs(u64 mask, struct pt_regs *regs)
  211. {
  212. unsigned long vector;
  213. /*
  214. * Mask down to those interrupts which are enable on this processor
  215. */
  216. mask &= titan_cpu_irq_affinity[smp_processor_id()];
  217. /*
  218. * Dispatch all requested interrupts
  219. */
  220. while (mask) {
  221. /* convert to SRM vector... priority is <63> -> <0> */
  222. __asm__("ctlz %1, %0" : "=r"(vector) : "r"(mask));
  223. vector = 63 - vector;
  224. mask &= ~(1UL << vector); /* clear it out */
  225. vector = 0x900 + (vector << 4); /* convert to SRM vector */
  226. /* dispatch it */
  227. alpha_mv.device_interrupt(vector, regs);
  228. }
  229. }
  230. /*
  231. * Titan Family
  232. */
  233. static void __init
  234. titan_late_init(void)
  235. {
  236. /*
  237. * Enable the system error interrupts. These interrupts are
  238. * all reported to the kernel as machine checks, so the handler
  239. * is a nop so it can be called to count the individual events.
  240. */
  241. request_irq(63+16, titan_intr_nop, SA_INTERRUPT,
  242. "CChip Error", NULL);
  243. request_irq(62+16, titan_intr_nop, SA_INTERRUPT,
  244. "PChip 0 H_Error", NULL);
  245. request_irq(61+16, titan_intr_nop, SA_INTERRUPT,
  246. "PChip 1 H_Error", NULL);
  247. request_irq(60+16, titan_intr_nop, SA_INTERRUPT,
  248. "PChip 0 C_Error", NULL);
  249. request_irq(59+16, titan_intr_nop, SA_INTERRUPT,
  250. "PChip 1 C_Error", NULL);
  251. /*
  252. * Register our error handlers.
  253. */
  254. titan_register_error_handlers();
  255. /*
  256. * Check if the console left us any error logs.
  257. */
  258. cdl_check_console_data_log();
  259. }
  260. static int __devinit
  261. titan_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  262. {
  263. u8 intline;
  264. int irq;
  265. /* Get the current intline. */
  266. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &intline);
  267. irq = intline;
  268. /* Is it explicitly routed through ISA? */
  269. if ((irq & 0xF0) == 0xE0)
  270. return irq;
  271. /* Offset by 16 to make room for ISA interrupts 0 - 15. */
  272. return irq + 16;
  273. }
  274. static void __init
  275. titan_init_pci(void)
  276. {
  277. /*
  278. * This isn't really the right place, but there's some init
  279. * that needs to be done after everything is basically up.
  280. */
  281. titan_late_init();
  282. pci_probe_only = 1;
  283. common_init_pci();
  284. SMC669_Init(0);
  285. #ifdef CONFIG_VGA_HOSE
  286. locate_and_init_vga(NULL);
  287. #endif
  288. }
  289. /*
  290. * Privateer
  291. */
  292. static void __init
  293. privateer_init_pci(void)
  294. {
  295. /*
  296. * Hook a couple of extra err interrupts that the
  297. * common titan code won't.
  298. */
  299. request_irq(53+16, titan_intr_nop, SA_INTERRUPT,
  300. "NMI", NULL);
  301. request_irq(50+16, titan_intr_nop, SA_INTERRUPT,
  302. "Temperature Warning", NULL);
  303. /*
  304. * Finish with the common version.
  305. */
  306. return titan_init_pci();
  307. }
  308. /*
  309. * The System Vectors.
  310. */
  311. struct alpha_machine_vector titan_mv __initmv = {
  312. .vector_name = "TITAN",
  313. DO_EV6_MMU,
  314. DO_DEFAULT_RTC,
  315. DO_TITAN_IO,
  316. .machine_check = titan_machine_check,
  317. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  318. .min_io_address = DEFAULT_IO_BASE,
  319. .min_mem_address = DEFAULT_MEM_BASE,
  320. .pci_dac_offset = TITAN_DAC_OFFSET,
  321. .nr_irqs = 80, /* 64 + 16 */
  322. /* device_interrupt will be filled in by titan_init_irq */
  323. .agp_info = titan_agp_info,
  324. .init_arch = titan_init_arch,
  325. .init_irq = titan_legacy_init_irq,
  326. .init_rtc = common_init_rtc,
  327. .init_pci = titan_init_pci,
  328. .kill_arch = titan_kill_arch,
  329. .pci_map_irq = titan_map_irq,
  330. .pci_swizzle = common_swizzle,
  331. };
  332. ALIAS_MV(titan)
  333. struct alpha_machine_vector privateer_mv __initmv = {
  334. .vector_name = "PRIVATEER",
  335. DO_EV6_MMU,
  336. DO_DEFAULT_RTC,
  337. DO_TITAN_IO,
  338. .machine_check = privateer_machine_check,
  339. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  340. .min_io_address = DEFAULT_IO_BASE,
  341. .min_mem_address = DEFAULT_MEM_BASE,
  342. .pci_dac_offset = TITAN_DAC_OFFSET,
  343. .nr_irqs = 80, /* 64 + 16 */
  344. /* device_interrupt will be filled in by titan_init_irq */
  345. .agp_info = titan_agp_info,
  346. .init_arch = titan_init_arch,
  347. .init_irq = titan_legacy_init_irq,
  348. .init_rtc = common_init_rtc,
  349. .init_pci = privateer_init_pci,
  350. .kill_arch = titan_kill_arch,
  351. .pci_map_irq = titan_map_irq,
  352. .pci_swizzle = common_swizzle,
  353. };
  354. /* No alpha_mv alias for privateer since we compile it
  355. in unconditionally with titan; setup_arch knows how to cope. */